电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY8C3866LTI-030ES2

产品描述8-bit Microcontrollers - MCU 64Kb Flash 8Kb SRAM PSoC 3
产品类别半导体    嵌入式处理器和控制器   
文件大小4MB,共129页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY8C3866LTI-030ES2在线购买

供应商 器件名称 价格 最低购买 库存  
CY8C3866LTI-030ES2 - - 点击查看 点击购买

CY8C3866LTI-030ES2概述

8-bit Microcontrollers - MCU 64Kb Flash 8Kb SRAM PSoC 3

CY8C3866LTI-030ES2规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Cypress(赛普拉斯)
产品种类
Product Category
8-bit Microcontrollers - MCU
RoHSDetails
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QFN-68
Core8051
Data Bus Width8 bit
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
260
单位重量
Unit Weight
0.028572 oz

文档预览

下载PDF文档
Programmable System-on-Chip (PSoC )
General Description
PSoC
®
3: CY8C38 Family
Data Sheet
®
With its unique array of configurable blocks, PSoC
®
3 is a true system level solution providing microcontroller unit (MCU), memory,
analog, and digital peripheral functions in a single chip. The CY8C38 family offers a modern method of signal acquisition, signal
processing, and control with high accuracy, high bandwidth, and high flexibility. Analog capability spans the range from thermocouples
(near DC voltages) to ultrasonic signals. The CY8C38 family can handle dozens of data acquisition channels and analog inputs on
every general-purpose input/output (GPIO) pin. The CY8C38 family is also a high-performance configurable digital system with some
part numbers including interfaces such as USB, multimaster inter-integrated circuit (I
2
C), and controller area network (CAN). In
addition to communication interfaces, the CY8C38 family has an easy to configure logic array, flexible routing to all I/O pins, and a
high-performance single cycle 8051 microprocessor core. You can easily create system-level designs using a rich library of prebuilt
components and boolean primitives using PSoC Creator™, a hierarchical schematic design entry tool. The CY8C38 family provides
unparalleled opportunities for analog and digital bill of materials integration while easily accommodating last minute design changes
through simple firmware updates.
Features
Single cycle 8051 CPU
DC to 67 MHz operation
Multiply and divide instructions
Flash program memory, up to 64 KB, 100,000 write cycles,
20 years retention, and multiple security features
Up to 8-KB flash error correcting code (ECC) or configuration
storage
Up to 8 KB SRAM
Up to 2 KB electrically erasable programmable read-only
memory (EEPROM), 1 M cycles, and 20 years retention
24-channel direct memory access (DMA) with multilayer
AHB
[1]
bus access
• Programmable chained descriptors and priorities
• High bandwidth 32-bit transfer support
Low voltage, ultra low-power
Wide operating voltage range: 0.5 V to 5.5 V
High efficiency boost regulator from 0.5-V input through 1.8-V
to 5.0-V output
0.8 mA at 3 MHz, 1.2 mA at 6 MHz, and 6.6 mA at 48 MHz
Low-power modes including:
• 1-µA sleep mode with real time clock and low-voltage
detect (LVD) interrupt
• 200-nA hibernate mode with RAM retention
Versatile I/O system
28 to 72 I/O (62 GPIOs, eight special input/outputs (SIO),
two USBIOs
[2]
)
Any GPIO to any digital or analog peripheral routability
LCD direct drive from any GPIO, up to 46 × 16 segments
[2]
CapSense
®
support from any GPIO
[3]
1.2-V to 5.5-V I/O interface voltages, up to four domains
Maskable, independent IRQ on any pin or port
Schmitt-trigger transistor-transistor logic (TTL) inputs
All GPIO configurable as open drain high/low,
pull-up/pull-down, High Z, or strong output
Configurable GPIO pin state at power-on reset (POR)
25 mA sink on SIO
Digital peripherals
20 to 24 programmable logic device (PLD) based universal
digital blocks (UDB)
Full CAN 2.0b 16 Rx, 8 Tx buffers
[2]
Full-speed (FS) USB 2.0 12 Mbps using internal oscillator
[2]
Up to four 16-bit configurable timer, counter, and PWM blocks
67 MHz, 24-bit fixed point digital filter block (DFB) to
implement FIR and IIR filters
Library of standard peripherals
• 8-, 16-, 24-, and 32-bit timers, counters, and PWMs
• Serial peripheral interface (SPI), universal asynchronous
transmitter receiver (UART), and I
2
C
• Many others available in catalog
Library of advanced peripherals
• Cyclic redundancy check (CRC)
• Pseudo random sequence (PRS) generator
• Local interconnect network (LIN) bus 2.0
• Quadrature decoder
Analog peripherals (1.71 V
V
DDA
5.5 V)
1.024 V ± 0.1% internal voltage reference across –40 °C to
+85 °C (14 ppm/°C)
Configurable delta-sigma ADC with 8- to 20-bit resolution
• Sample rates up to 192 ksps
• Programmable gain stage: ×0.25 to ×16
• 12-bit mode, 192 ksps, 66-dB signal to noise and distortion
ratio (SINAD), ±1-bit INL/DNL
• 16-bit mode, 48 ksps, 84-dB SINAD, ±2-bit INL, ±1-bit DNL
Up to four 8-bit, 8-Msps IDACs or 1-Msps VDACs
Four comparators with 95-ns response time
Up to four uncommitted opamps with 25-mA drive capability
Up to four configurable multifunction analog blocks. Example
configurations are programmable gain amplifier (PGA),
transimpedance amplifier (TIA), mixer, and sample and hold
CapSense support
Programming, debug, and trace
JTAG (4-wire), serial wire debug (SWD) (2-wire), and single
wire viewer (SWV) interfaces
Eight address and one data breakpoint
4-KB instruction trace buffer
Bootloader programming supportable through I
2
C, SPI,
UART, USB, and other interfaces
Precision, programmable clocking
3- to 62-MHz internal oscillator over full temperature and
voltage range
4- to 25-MHz crystal oscillator for crystal PPM accuracy
Internal PLL clock generation up to 67 MHz
32.768-kHz watch crystal oscillator
Low-power internal oscillator at 1, 33, and 100 kHz
Temperature and packaging
–40°C to +85 °C degrees industrial temperature
48-pin SSOP, 48-pin QFN, 68-pin QFN, and 100-pin TQFP
package options
Notes
1. AHB – AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus
2. This feature on select devices only. See
Ordering Information
on page 116 for details.
3. GPIOs with opamp outputs are not recommended for use with CapSense.
Cypress Semiconductor Corporation
Document Number: 001-11729 Rev. *R
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 30, 2011
[+] Feedback
采购ADI
想采购ADI原装货,要怎么联系代理商呢?深圳的,请联系我 ...
杨生123 ADI 工业技术
求教,当差分输入信号较小时,ad623的放大倍数急剧下降?
本帖最后由 hf12345 于 2018-9-4 18:49 编辑 373807373805 请教下大家,上面这图是ad623仪表运放的实测数据,原本想得到160倍的放大倍数(增益电阻0.62k),但实际到不了,大概在140左右, ......
hf12345 模拟电子
MSP430程序库<四>printf和scanf函数移植
printf 和scanf函数是C语言中最常用的输入出函数,从学习C语言开始,就开始使用这两个函数,然而当写用C语言写单片机程序时却不能使用这两个函数,总觉得单片机的C语言和一般的C语言差别很大, ......
fish001 微控制器 MCU
确保汽车无线模块品质的新型RF测试方案
在各种车辆中,配备多种多样射频接口的模块和设备的应用日益增长。因为这些模块必须满足严格的可靠性要求,所以在调节和最终测试中必须能够获得可再现的测量结果。经过高度有效的屏蔽和严格的 ......
frozenviolet 汽车电子
仿真文件添加节点只能是顶层文件?
一个工程有多个verilog编写模块,但当给不是顶层文件添加仿真节点时,提示no matches,只有把这个文件设为顶层文件才能加入节点,模块多时这样会麻烦,有没有其他方式? QQ截图2012031119 ......
tianma123 FPGA/CPLD
【TI首届低功耗设计大赛】调试近况
今天到了蓝牙通信的关键时刻,用买的蓝牙模块和PC通信已经验证可行。可惜啊,PCB设计的不好,用自己蓝牙模块老是出现连接断开的情况。似乎要重新制板了。 还有发现MSP430FR5969板子可能有个地 ......
lonerzf 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1181  1176  218  1265  190  3  51  36  4  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved