电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AVCH4T245D-Q100J

产品描述Translation - Voltage Levels 74AVCH4T245D-Q100/SO16/REEL 13
产品类别逻辑    逻辑   
文件大小196KB,共29页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74AVCH4T245D-Q100J在线购买

供应商 器件名称 价格 最低购买 库存  
74AVCH4T245D-Q100J - - 点击查看 点击购买

74AVCH4T245D-Q100J概述

Translation - Voltage Levels 74AVCH4T245D-Q100/SO16/REEL 13

74AVCH4T245D-Q100J规格参数

参数名称属性值
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SOP
包装说明3.90 MM, PLASTIC, MS-012, SOT109-1, SOP-16
针数16
制造商包装代码SOT109-1
Reach Compliance Codecompliant
Base Number Matches1

文档预览

下载PDF文档
74AVCH4T245
4-bit dual supply translating transceiver with configurable
voltage translation; 3-state
Rev. 5 — 17 December 2015
Product data sheet
1. General description
The 74AVCH4T245 is a 4-bit, dual supply transceiver that enables bidirectional level
translation. The device can be used as two 2-bit transceivers or as a 4-bit transceiver. It
features two 2-bit input-output ports (nAn and nBn), a direction control input (nDIR), a
output enable input (nOE) and dual supply pins (V
CC(A)
and V
CC(B)
). Both V
CC(A)
and
V
CC(B)
can be supplied at any voltage between 0.8 V and 3.6 V making the device suitable
for translating between any of the low voltage nodes (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V and
3.3 V). Pins nAn, nOE and nDIR are referenced to V
CC(A)
and pins nBn are referenced to
V
CC(B)
. A HIGH on nDIR allows transmission from nAn to nBn and a LOW on nDIR allows
transmission from nBn to nAn. The output enable input (nOE) can be used to disable the
outputs so the buses are effectively isolated.
The device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing any damaging backflow current through the
device when it is powered down. In suspend mode when either V
CC(A)
or V
CC(B)
are at
GND level, both nAn and nBn outputs are in the high-impedance OFF-state. The bus hold
circuitry on the powered-up side always stays active.
The 74AVCH4T245 has active bus hold circuitry which is provided to hold unused or
floating data inputs at a valid logic level. This feature eliminates the need for external
pull-up or pull-down resistors.
2. Features and benefits
Wide supply voltage range:
V
CC(A)
: 0.8 V to 3.6 V
V
CC(B)
: 0.8 V to 3.6 V
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114E Class 3B exceeds 8000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101C exceeds 1000 V
Maximum data rates:
380 Mbit/s ( 1.8 V to 3.3 V translation)

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 896  631  2246  2924  408  25  20  10  59  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved