电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N3Q001FG-0026CDI8

产品描述Programmable Oscillators
产品类别无源元件   
文件大小170KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8N3Q001FG-0026CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N3Q001FG-0026CDI8 - - 点击查看 点击购买

8N3Q001FG-0026CDI8概述

Programmable Oscillators

8N3Q001FG-0026CDI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT(艾迪悌)
产品种类
Product Category
Programmable Oscillators
产品
Product
XO

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N3Q001 REV G
DATA SHEET
General Description
The IDT8N3Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 10-lead Ceramic 5mm x
7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N3Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to 4
independent PLL M and N divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVPECL clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.244ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.265ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
V
EE
3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
CC
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N3Q001
10-lead Ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N3Q001GCD REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
怎样放大uV信号?
怎样放大uV信号? 问:我用的信号源是日本进口的“2553”标准信号源。现在是想把现在用的放大电路改进一下。现在用的电路是一个调制解调电路,现将输入信号调制成交流,在放大100倍,再解调放大 ......
fighting 模拟电子
求助基于软件无线电的RFID的调制方式实现
【主要内容】了解掌握RFID的调制方式,了解GNU Radio USRP开源无线电开发平台工作原理及使用方法;掌握Python语言,在平台上完成ASK调制和解调。在GNU Radio 平台上实现RFID系统的ASK数字调制和 ......
runhard 无线连接
在altium desiner破解中如何去除标题上的not signed in
请问dxp破解后在标题上出现下图样,如何去掉not signed in...
jerome201314 PCB设计
七段数码管不够亮
本人现在在毕业设计中遇到了一个问题,就是我在显示年月日时分秒的时候如果在显示程序中加入了延时子程序,这时的LED数码管会比较亮,但是这样也造成了秒的显示时快时慢,但是如果我不在显示子 ......
csfcsf 嵌入式系统
请教各位前辈----请推荐一款电源管理芯片
哪位大大,请推荐一款电源管理芯片?...
lingwang 电源技术
FPGA检测不到总线上发的数据
波形中的4号线为wr,片选信号一直为低,15/14/13/12分别为datain【0】、datain【1】、datain【2】、datain【3】,其中datain【0】一直为高电平,datain【1】一直为低电平,datain【2】常态为高 ......
whllieying FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1795  329  2206  496  1203  59  55  32  47  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved