电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1011BV33

产品描述128K x 16 Static RAM
文件大小153KB,共10页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1011BV33概述

128K x 16 Static RAM

文档预览

下载PDF文档
CY7C1011BV33
128K x 16 Static RAM
Features
• 3.0 – 3.6V Operation
• High speed
— t
AA
= 12, 15 ns
• CMOS for optimum speed/power
• Low active power
— 684 mW (Max.)
• Automatic power-down when deselected
• Independent control of upper and lower bits
• Available in 44-pin TSOP II
(BLE) is LOW, then data from I/O pins (I/O
1
through I/O
8
), is
written into the location specified on the address pins (A
0
through A
15
). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O
9
through I/O
16
) is written into the location
specified on the address pins (A
0
through A
16
).
Reading from the device is accomplished by taking Chip En-
able (CE) and Output Enable (OE) LOW while forcing the Write
Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then
data from the memory location specified by the address pins
will appear on I/O
1
to I/O
8
. If Byte High Enable (BHE) is LOW,
then data from memory will appear on I/O
9
to I/O
16
. See the
truth table at the back of this data sheet for a complete descrip-
tion of read and write modes.
The input/output pins (I/O
1
through I/O
16
) are placed in a
high-impedance state when the device is deselected (CE
HIGH), the outputs are disabled (OE HIGH), the BHE and BLE
are disabled (BHE, BLE HIGH), or during a write operation (CE
LOW, and WE LOW).
The CY7C1011BV33 is available in standard 44-pin TSOP
Type II package.
Functional Description
The CY7C1011BV33 is a high-performance CMOS static
RAM organized as 131,072 words by 16 bits. This device has
an automatic power-down feature that significantly reduces
power consumption when deselected.
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
Logic Block Diagram
DATA IN DRIVERS
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
ROW DECODER
128K x 16
RAM Array
512 X 2048
SENSE AMPS
I/O
1
–I/O
8
I/O
9
–I/O
16
COLUMN DECODER
BHE
WE
CE
OE
BLE
1011B-1
Cypress Semiconductor Corporation
Document #: 38-05021 Rev. *A
A
8
A
9
A
10
A
11
A
12
A
13
A
14
A
15
A
16
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised June 6, 2001

CY7C1011BV33相似产品对比

CY7C1011BV33 CY7C1011BV33-12ZC CY7C1011BV33-12ZI CY7C1011BV33-15ZC CY7C1011BV33-15ZI
描述 128K x 16 Static RAM 128K x 16 Static RAM 128K x 16 Static RAM 128K x 16 Static RAM 128K x 16 Static RAM

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1032  2337  1671  1571  1448  20  19  47  46  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved