电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9314302MZC

产品描述Microprocessor, 32-Bit, 33MHz, CMOS, CQFP196
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小2MB,共38页
制造商Thales Components Corp
下载文档 详细参数 选型对比 全文预览

5962-9314302MZC概述

Microprocessor, 32-Bit, 33MHz, CMOS, CQFP196

5962-9314302MZC规格参数

参数名称属性值
包装说明,
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率33 MHz
外部数据总线宽度32
格式FLOATING POINT
集成缓存NO
JESD-30 代码S-CQFP-G196
JESD-609代码e4
端子数量196
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装形状SQUARE
封装形式FLATPACK
认证状态Not Qualified
速度33 MHz
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式GULL WING
端子位置QUAD
uPs/uCs/外围集成电路类型MICROPROCESSOR
Base Number Matches1

文档预览

下载PDF文档
TS 68040
THIRD-GENERATION
32-BIT MICROPROCESSOR
DESCRIPTION
The TS 68040 is Thomson’s third generation of 68000-com-
patible, high-performance, 32-bit microprocessors. The
TS 68040 is a virtual memory microprocessor employing mul-
tiple, concurrent execution units and a highly integrated archi-
tecture to provide very high performance in a monolithic
HCMOS device. On a single chip, the TS 68040 integrates an
68030-compatible integer unit, an IEEE 754-compatible floa-
ting-point unit (FPU), and fully independent instruction and
data demand-paged memory management units (MMUs), in-
cluding independent 4K-byte instruction and data caches. A
high degree of instruction execution parallelism is achieved
through the use of multiple independent execution pipelines,
multiple internal buses, and a full internal Harvard architec-
ture, including separate physical caches for both instruction
and data accesses. The TS 68040 also directly supports ca-
che coherency in multimaster applications with dedicated on-
chip bus snooping logic.
The TS 68040 is user-object-code compatible with previous
members of the TS 68000 Family and is specifically opti-
mized to reduce the execution time of compiler-generated
code. The 68040 HCMOS technology, provides an ideal ba-
lance between speed, power, and physical device size.
Figure 1 is a simplified block diagram of the TS 68040. Ins-
truction execution is pipelined in both the integer unit and FPU.
Independent data and instruction MMUs control the main ca-
ches and the address translation caches (ATCs). The ATCs
speed up logical-to-physical address translations by storing re-
cently used translations. The bus snooper circuit ensures cache
coherency in multimaster and multiprocessing applications.
MAIN FEATURES
26-42 MIPS integer performance.
3.5-5.6 MFLOPS floating-point-performance.
IEEE 754-Compatible FPU.
Independant instruction and data MMUs.
4K-byte physical instruction cache and 4K-byte physical
data cache accessed simultaneously.
32-bit, nonmultiplexed external address and data buses
with synchronous interface.
User-object-code compatibility with all earlier TS 68000
microprocessors.
Multimaster / multiprocessor support via bus snooping.
Concurrent integer unit, FPU, MMU, bus controller, and
bus snooper maximize throughput.
4-Gbyte direct addressing range.
Software support including optimizing C compiler and
unix* system V port.
IEEE P 1149-1 test mode (J tag).
f = 25 MHz, 33 MHz ; VCC = 5 V
±
5 % ; PD = 7 W.
The use of the TS 88915T clock driver is suggested.
SCREENING
MIL-STD-883.
DESC. Drawing 5962-93143.
TCS standards.
R suffix
PGA 179
Ceramic Pin Grid Array
Cavity down
F suffix
CQFP 196
Gullwing shape lead Ceramic Quad Flat Pack
This document contains information on a new product. Specifica-
tions and information herein are subject to change without notice.
February 1998
1/38

5962-9314302MZC相似产品对比

5962-9314302MZC 5962-9314301MZC 5962-9314302MXC 5962-9314301MXC
描述 Microprocessor, 32-Bit, 33MHz, CMOS, CQFP196 Microprocessor, 32-Bit, 25MHz, CMOS, CQFP196 Microprocessor, 32-Bit, 33MHz, CMOS, CPGA179 Microprocessor, 32-Bit, 25MHz, CMOS, CPGA179
Reach Compliance Code unknown unknown unknown unknown
ECCN代码 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C
地址总线宽度 32 32 32 32
位大小 32 32 32 32
边界扫描 YES YES YES YES
最大时钟频率 33 MHz 25 MHz 33 MHz 25 MHz
外部数据总线宽度 32 32 32 32
格式 FLOATING POINT FLOATING POINT FLOATING POINT FLOATING POINT
集成缓存 NO NO NO NO
JESD-30 代码 S-CQFP-G196 S-CQFP-G196 S-CPGA-P179 S-CPGA-P179
JESD-609代码 e4 e4 e4 e4
端子数量 196 196 179 179
最高工作温度 125 °C 125 °C 125 °C 125 °C
最低工作温度 -55 °C -55 °C -55 °C -55 °C
封装主体材料 CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
封装形状 SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK FLATPACK GRID ARRAY GRID ARRAY
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
速度 33 MHz 25 MHz 33 MHz 25 MHz
最大供电电压 5.25 V 5.25 V 5.25 V 5.25 V
最小供电电压 4.75 V 4.75 V 4.75 V 4.75 V
标称供电电压 5 V 5 V 5 V 5 V
表面贴装 YES YES NO NO
技术 CMOS CMOS CMOS CMOS
温度等级 MILITARY MILITARY MILITARY MILITARY
端子面层 GOLD GOLD GOLD GOLD
端子形式 GULL WING GULL WING PIN/PEG PIN/PEG
端子位置 QUAD QUAD PERPENDICULAR PERPENDICULAR
uPs/uCs/外围集成电路类型 MICROPROCESSOR MICROPROCESSOR MICROPROCESSOR MICROPROCESSOR
Base Number Matches 1 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1570  191  1217  607  2756  18  21  22  8  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved