电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

UPD720100A

产品描述MOS INTEGRATED CIRCUIT
文件大小285KB,共32页
制造商NEC ( Renesas )
官网地址https://www2.renesas.cn/zh-cn/
下载文档 选型对比 全文预览

UPD720100A概述

MOS INTEGRATED CIRCUIT

文档预览

下载PDF文档
DATA SHEET
MOS INTEGRATED CIRCUIT
µ
PD720100A
USB2.0 HOST CONTROLLER
The
µ
PD720100A complies with the Universal Serial Bus Specification Revision 2.0 and Open Host Controller
Interface Specification for full-/low-speed signaling and Intel's Enhanced Host Controller Interface Specification for
high-speed signaling and works up to 480 Mbps. The
µ
PD720100A is integrated three host controller cores with PCI
interface and USB2.0 transceivers into a single chip.
Detailed function descriptions are provided in the following user’s manual. Be sure to read the manual before designing.
µ
PD720100A User’s Manual: S15534E
FEATURES
• Compliant with Universal Serial Bus Specification Revision 2.0 (Data Rate 1.5/12/480 Mbps)
• Compliant with Open Host Controller Interface Specification for USB Rev 1.0a
• Compliant with Enhanced Host Controller Interface Specification for USB Rev 0.95
• PCI multi-function device consists of two OHCI host controller cores for full-/low-speed signaling and one EHCI
host controller core for high-speed signaling.
• Root hub with five (max.) downstream facing ports which are shared by OHCI and EHCI host controller core
• All downstream facing ports can handle high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps)
transaction.
• Configurable number of downstream facing ports (2 to 5)
• 32-bit 33 MHz host interface compliant to PCI Specification release 2.2.
• Supports PCI Mobile Design Guide Revision 1.1.
• Supports PCI-Bus Power Management Interface Specification release 1.1.
• PCI Bus bus-master access
• System clock is generated by 30 MHz X’tal or 48 MHz clock input.
• Operational registers direct-mapped to PCI memory space
• Legacy support for all downstream facing ports. Legacy support features allow easy migration for motherboard
implementation.
• 3.3 V power supply, PCI signal pins have 5 V tolerant circuit.
ORDERING INFORMATION
Part Number
Package
160-pin plastic LQFP (Fine pitch) (24
×
24)
160-pin plastic LQFP (Fine pitch) (24
×
24)
176-pin plastic FBGA (15
×
15)
µ
PD720100AGM-8ED
µ
PD720100AGM-8EY
µ
PD720100AS1-2C
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all devices/types available in every country. Please check with local NEC representative for
availability and additional information.
Document No. S15535EJ2V0DS00 (2nd edition)
Date Published October 2002 NS CP (K)
Printed in Japan
The mark
shows major revised points.
©
2001

UPD720100A相似产品对比

UPD720100A UPD720100AGM-8ED UPD720100AGM-8EY UPD720100AS1-2C
描述 MOS INTEGRATED CIRCUIT MOS INTEGRATED CIRCUIT MOS INTEGRATED CIRCUIT MOS INTEGRATED CIRCUIT

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2423  2314  2913  731  2461  32  43  36  42  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved