电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LF43891

产品描述9 x 9-bit Digital Filter
文件大小100KB,共11页
制造商LOGIC Devices
官网地址http://www.logicdevices.com/
下载文档 选型对比 全文预览

LF43891概述

9 x 9-bit Digital Filter

文档预览

下载PDF文档
LF43891
DEVICES INCORPORATED
9 x 9-bit Digital Filter
LF43891
DEVICES INCORPORATED
9 x 9-bit Digital Filter
DESCRIPTION
The
LF43891
is a video-speed digital
filter that contains eight filter cells
(taps) cascaded internally and a shift-
and-add output stage. A 9 x 9 multi-
plier, three decimation registers, and a
26-bit accumulator are contained in
each filter cell. The output stage of the
LF43891 contains a 26-bit accumulator
which can add the contents of any
filter stage to the output stage accu-
mulator shifted right by 8 bits. 8-bit
unsigned or 9-bit two’s complement
format for data and coefficients can be
independently selected.
Expanded coefficients and word sizes
can be processed by cascading mul-
tiple LF43891s to implement larger
filter lengths without affecting the
sample rate. By reducing the sample
rate, a single LF43891 can process
larger filter lengths by using multiple
passes. The sampling rate can range
from 0 to 40 MHz. Over 1000 taps
may be processed without overflows
due to the architecture of the device.
The output sample rate can be re-
duced to one-half, one-third, or one-
fourth the input sample rate by using
the three decimation registers con-
tained in every filter cell. Matrix
multiplication, N x N spatial correla-
tions/convolutions, and other 2-D
operations for image processing can
also be achieved using these registers.
FEATURES
u
u
u
u
30 MHz Maximum Sampling Rate
320 MHz Multiply-Accumulate Rate
8 Filter Cells
8-bit Unsigned or 9-bit Two’s
Complement Data/Coefficients
u
26-bit Data Outputs
u
Shift-and-Add Output Stage for
Combining Filter Outputs
u
Expandable Data Size, Coefficient
Size, and Filter Length
u
User-Selectable 2:1, 3:1, or 4:1
Decimation
u
Replaces Harris HSP43891
u
84-pin PLCC, J-Lead
LF43891 B
LOCK
D
IAGRAM
DIN
8-0
9
DIENB, CIENB,
ERASE, DCM
1-0
5
CIN
8-0
9
FILTER
CELL 0
9
FILTER
CELL 1
9
FILTER
CELL 2
9
FILTER
CELL 3
9
FILTER
CELL 4
9
FILTER
CELL 5
9
FILTER
CELL 6
9
FILTER
CELL 7
9
COUT
8-0
ADR
2-0
3
26
26
26
26
26
26
26
26
COENB
MUX
26
SHADD
SENBL
SENBH
RESET
26
OUTPUT
STAGE
TO ALL CELLS
CLK
TO ALL REGISTERS
SUM
25-0
Video Imaging Products
1
08/16/2000–LDS.43891-J

LF43891相似产品对比

LF43891 LF43891JC40 LF43891JC33
描述 9 x 9-bit Digital Filter 9 x 9-bit Digital Filter 9 x 9-bit Digital Filter
是否Rohs认证 - 不符合 不符合
厂商名称 - LOGIC Devices LOGIC Devices
零件包装代码 - LCC LCC
包装说明 - QCCJ, LDCC84,1.2SQ QCCJ, LDCC84,1.2SQ
针数 - 84 84
Reach Compliance Code - compli compli
其他特性 - ICC SPECIFIED @ 20MHZ ICC SPECIFIED @ 20MHZ
边界扫描 - NO NO
最大时钟频率 - 25 MHz 30.3 MHz
外部数据总线宽度 - 9 9
JESD-30 代码 - S-PQCC-J84 S-PQCC-J84
JESD-609代码 - e0 e0
长度 - 29.3116 mm 29.3116 mm
低功率模式 - NO NO
湿度敏感等级 - 3 3
端子数量 - 84 84
最高工作温度 - 70 °C 70 °C
输出数据总线宽度 - 26 26
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - QCCJ QCCJ
封装等效代码 - LDCC84,1.2SQ LDCC84,1.2SQ
封装形状 - SQUARE SQUARE
封装形式 - CHIP CARRIER CHIP CARRIER
峰值回流温度(摄氏度) - 225 225
电源 - 5 V 5 V
认证状态 - Not Qualified Not Qualified
座面最大高度 - 5.08 mm 5.08 mm
最大压摆率 - 160 mA 160 mA
最大供电电压 - 5.25 V 5.25 V
最小供电电压 - 4.75 V 4.75 V
标称供电电压 - 5 V 5 V
表面贴装 - YES YES
技术 - CMOS CMOS
温度等级 - COMMERCIAL COMMERCIAL
端子面层 - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 - J BEND J BEND
端子节距 - 1.27 mm 1.27 mm
端子位置 - QUAD QUAD
处于峰值回流温度下的最长时间 - NOT SPECIFIED NOT SPECIFIED
宽度 - 29.3116 mm 29.3116 mm
uPs/uCs/外围集成电路类型 - DSP PERIPHERAL, DIGITAL FILTER DSP PERIPHERAL, DIGITAL FILTER

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2698  717  1318  2353  6  43  37  41  19  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved