电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LF9501JC20

产品描述Programmable Line Buffer
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小63KB,共7页
制造商LOGIC Devices
官网地址http://www.logicdevices.com/
下载文档 详细参数 选型对比 全文预览

LF9501JC20概述

Programmable Line Buffer

LF9501JC20规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称LOGIC Devices
零件包装代码LCC
包装说明QCCJ,
针数44
Reach Compliance Codecompli
ECCN代码3A001.A.3
边界扫描NO
最大时钟频率50 MHz
外部数据总线宽度10
JESD-30 代码S-PQCC-J44
JESD-609代码e0
长度16.5862 mm
低功率模式NO
湿度敏感等级3
端子数量44
最高工作温度70 °C
最低工作温度
输出数据总线宽度10
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度4.57 mm
最大压摆率125 mA
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度16.5862 mm
uPs/uCs/外围集成电路类型DSP PERIPHERAL, PIPELINE REGISTER

文档预览

下载PDF文档
LF9501
DEVICES INCORPORATED
Programmable Line Buffer
LF9501
DEVICES INCORPORATED
Programmable Line Buffer
DESCRIPTION
The
LF9501
is a high-speed, 10-bit
programmable line buffer. Some
applications the LF9501 is useful for
include sample rate conversion, data
time compression/expansion, soft-
ware controlled data alignment, and
programmable serial data shifting. By
using the MODSEL pin, two different
modes of operation can be selected:
delay mode and data recirculation
mode. The delay mode provides a
minimum of 2 to a maximum of 1281
clock cycles of delay between the
input and output of the device. The
data recirculation mode provides a
feedback path from the data output to
the data input for use as a program-
mable circular buffer.
By using the length control input
(LC
10-0
) and the length control enable
(LCEN) the length of the delay buffer
or amount of recirculation delay can
be programmed. Providing a delay
value on the LC
10-0
inputs and driving
LCEN LOW will load the delay value
into the length control register on the
next selected clock edge. Two regis-
ters, one preceeding the program-
mable delay RAM and one following,
are included in the delay path. There-
fore, the programmed delay value
should equal the desired delay minus
2. This consequently means that the
value loaded into the length control
register must range from 0 to 1279 (to
provide an overall range of 2 to 1281).
The active edge of the clock input,
either positive or negative edge, can
be selected with the clock select
(CLKSEL) input. All timing is based
on the active clock edge selected by
CLKSEL. Data can be held tempo-
rarily by using the clock enable
(CLKEN) input.
FEATURES
u
50 MHz Maximum Operating
Frequency
u
Programmable Buffer Length from
2 to 1281 Clock Cycles
u
10-bit Data Inputs and Outputs
u
Data Delay and Data Recirculation
Modes
u
Supports Positive or Negative Edge
System Clocks
u
Expandable Data Word Width or
Buffer Length
u
Replaces Harris HSP9501
u
44-pin PLCC, J-Lead
LF9501 B
LOCK
D
IAGRAM
MODSEL
LCO
10-0
11
LCEN
REGISTER
REGISTER
11
PROGRAMMABLE
DELAY RAM
DI
9-0
REGISTER
10
10
10
REGISTER
10
OE
10
10
MUX
DO
9-0
10
CLKSEL
CLKEN
CLK
CLOCK
GENERATOR
TO ALL REGISTERS
Video Imaging Products
1
08/16/2000–LDS.9501-H

LF9501JC20相似产品对比

LF9501JC20 LF9501JC25 LF9501
描述 Programmable Line Buffer Programmable Line Buffer Programmable Line Buffer
是否无铅 含铅 含铅 -
是否Rohs认证 不符合 不符合 -
厂商名称 LOGIC Devices LOGIC Devices -
零件包装代码 LCC LCC -
包装说明 QCCJ, QCCJ, -
针数 44 44 -
Reach Compliance Code compli compli -
ECCN代码 3A001.A.3 3A991.A.2 -
边界扫描 NO NO -
最大时钟频率 50 MHz 40 MHz -
外部数据总线宽度 10 10 -
JESD-30 代码 S-PQCC-J44 S-PQCC-J44 -
JESD-609代码 e0 e0 -
长度 16.5862 mm 16.5862 mm -
低功率模式 NO NO -
湿度敏感等级 3 3 -
端子数量 44 44 -
最高工作温度 70 °C 70 °C -
输出数据总线宽度 10 10 -
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY -
封装代码 QCCJ QCCJ -
封装形状 SQUARE SQUARE -
封装形式 CHIP CARRIER CHIP CARRIER -
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED -
认证状态 Not Qualified Not Qualified -
座面最大高度 4.57 mm 4.57 mm -
最大压摆率 125 mA 125 mA -
最大供电电压 5.25 V 5.25 V -
最小供电电压 4.75 V 4.75 V -
标称供电电压 5 V 5 V -
表面贴装 YES YES -
技术 CMOS CMOS -
温度等级 COMMERCIAL COMMERCIAL -
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) -
端子形式 J BEND J BEND -
端子节距 1.27 mm 1.27 mm -
端子位置 QUAD QUAD -
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED -
宽度 16.5862 mm 16.5862 mm -
uPs/uCs/外围集成电路类型 DSP PERIPHERAL, PIPELINE REGISTER DSP PERIPHERAL, PIPELINE REGISTER -

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1320  1290  1289  1348  1027  15  52  34  29  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved