电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28F010L-90

产品描述128KX8 FLASH 12V PROM, 90ns, PDIP32, LEAD AND HALOGEN FREE, PLASTIC, DIP-32
产品类别存储    存储   
文件大小116KB,共16页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 全文预览

CAT28F010L-90概述

128KX8 FLASH 12V PROM, 90ns, PDIP32, LEAD AND HALOGEN FREE, PLASTIC, DIP-32

CAT28F010L-90规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码DIP
包装说明DIP, DIP32,.6
针数32
Reach Compliance Codeunknow
最长访问时间90 ns
命令用户界面YES
数据轮询NO
耐久性100000 Write/Erase Cycles
JESD-30 代码R-PDIP-T32
JESD-609代码e3
长度42.03 mm
内存密度1048576 bi
内存集成电路类型FLASH
内存宽度8
功能数量1
端子数量32
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX8
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP32,.6
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
电源5 V
编程电压12 V
认证状态Not Qualified
座面最大高度5.08 mm
最大待机电流0.0001 A
最大压摆率0.03 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
切换位NO
类型NOR TYPE
宽度15.24 mm
Base Number Matches1

文档预览

下载PDF文档
CAT28F010
Licensed Intel
1 Megabit CMOS Flash Memory
second source
FEATURES
s
Fast read access time: 90/120 ns
s
Low power CMOS dissipation:
s
Commercial, industrial and automotive
temperature ranges
s
On-chip address and data latches
s
JEDEC standard pinouts:
–Active: 30 mA max (CMOS/TTL levels)
–Standby: 1 mA max (TTL levels)
–Standby: 100
µ
A max (CMOS levels)
s
High speed programming:
–10
µ
s per byte
–2 Sec Typ Chip Program
–32-pin DIP
–32-pin PLCC
–32-pin TSOP (8 x 20)
s
100,000 program/erase cycles
s
10 year data retention
s
Electronic signature
s
0.5 seconds typical chip-erase
s
12.0V
±
5% programming and erase voltage
s
Stop timer for program/erase
DESCRIPTION
The CAT28F010 is a high speed 128K x 8-bit electrically
erasable and reprogrammable Flash memory ideally
suited for applications requiring in-system or after-sale
code updates. Electrical erasure of the full memory
contents is achieved typically within 0.5 second.
It is pin and Read timing compatible with standard
EPROM and EEPROM devices. Programming and
Erase are performed through an operation and verify
algorithm. The instructions are input via the I/O bus,
using a two write cycle scheme. Address and Data are
latched to free the I/O bus and address bus during the
write operation.
The CAT28F010 is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 32-pin plastic DIP, 32-pin PLCC or 32-pin
TSOP packages.
I/O0–I/O7
BLOCK DIAGRAM
I/O BUFFERS
ERASE VOLTAGE
SWITCH
WE
COMMAND
REGISTER
PROGRAM VOLTAGE
SWITCH
CE, OE LOGIC
DATA
LATCH
SENSE
AMP
CE
OE
ADDRESS LATCH
Y-GATING
Y-DECODER
1,048,576 BIT
MEMORY
ARRAY
A0–A16
X-DECODER
VOLTAGE VERIFY
SWITCH
© 2009 SCILLC. All rights reserved.
Characteristics subject to change without notice
1
Doc. No. MD-1019, Rev. G

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2056  1528  834  2286  446  42  31  17  47  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved