电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-63925D2-451K

产品描述Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQIP70, 1.90 X 1 INCH, 0.215 INCH HEIGHT, CERAMIC, DIP-70
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小824KB,共49页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-63925D2-451K概述

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQIP70, 1.90 X 1 INCH, 0.215 INCH HEIGHT, CERAMIC, DIP-70

BU-63925D2-451K规格参数

参数名称属性值
厂商名称Data Device Corporation
包装说明QIP,
Reach Compliance Codecompliant
其他特性LG-MAX; WD-MAX
地址总线宽度16
边界扫描NO
通信协议MIL-STD-1553A; MIL-STD-1553B; MCAIR; STANAG-3838
数据编码/解码方法BIPH-LEVEL(MANCHESTER)
最大数据传输速率0.125 MBps
外部数据总线宽度16
JESD-30 代码R-CQIP-P70
JESD-609代码e0
长度48.26 mm
低功率模式YES
串行 I/O 数2
端子数量70
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QIP
封装形状RECTANGULAR
封装形式IN-LINE
筛选级别MIL-PRF-38534
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式PIN/PEG
端子节距2.54 mm
端子位置QUAD
宽度25.4 mm
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1

文档预览

下载PDF文档
BU-63825
SPACE LEVEL MIL-STD-1553
BC/RT/MT
ADVANCED COMMUNICATION ENGINE
(SP’ACE II) TERMINAL
FEATURES
Make sure the next
Card you purchase
has...
®
Direct Replacement for BU-61582
and BU-61583
Radiation Tolerant & Radiation
Hardened Versions
Fully Integrated 1553 Terminal
Flexible Processor Interface
16K x 16 Internal RAM
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Intelligent RT Data Buffering
Ceramic Package
DESCRIPTION
The BU-63825(925) is a fully hardware & software compatible, direct
drop-in replacement for the BU-61582(83).
DDC’s BU-63825(925) Space Advanced Communication Engine
(Sp’ACE II) is a radiation hardened version of the BU-61580(81) ACE
terminal. DDC supplies the BU-63825 with enhanced screening for
space and other high reliability applications.
The BU-63825 provides a complete integrated BC/RT/MT interface
between a host processor and a MIL-STD-1553 bus. The
BU-63825(925) provides functional and software compatibility with
the standard BU-61580(81) product and is packaged in the same 1.9
square-inch package footprint.
As an option, DDC can supply the BU-63825 with space level screen-
ing. This entails enhancements in the areas of element evaluation
and screening procedures for active and passive elements, as well as
the manufacturing and screening processes used in producing the
terminals.
The BU-63825 integrates dual transceiver, protocol, memory man-
agement and processor interface logic, and 16K words of RAM in the
choice of 70-pin DIP or flat pack packages. Transceiverless versions
may be used with an external electrical or fiber optic transceiver.
To minimize board space and ‘glue’ logic, the Sp’ACE II terminals
provide flexibility in interfacing to a host processor and internal/exter-
nal RAM.
Multiple Ordering Options;
+5V (Only)
+5V/-15V
+5V/-12V
+5V/Transceiverless
+5V (Only, with Transmit Inhibits)
WARNING: ITAR CONTROLLED PRODUCT
The product(s) referenced on this data sheet or product
brief and certain related technical data is subject to the
U.S. Department of State International Traffic in Arms
Regulations (ITAR) 22 CFR 120-130 and may not be
exported without the appropriate prior authorization from
the Directorate of Defense Trade Controls, United States
Department of State. This datasheet includes only basic
marketing information on the function of the product and
therefore is not considered technical data as defined in
22CFR 120.10.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
© 2005 Data Device Corporation
关于RS编码的伯利坎普表示
请教各位大神,在RS编码中,将码元从对偶基表示转换到伯利坎普表示,是在RS编码之前、之后还是都可以?能否详细解释一下...
JinxLeader 无线连接
在UCOSII里,中断里能否改变任务优先级
在UCOSII里,中断里能否改变任务优先级...
zxzj888 实时操作系统RTOS
如何计算430执行代码的时间?
用汇编语言写代码时,可以通过将汇编指令的指令周期相加得到一段代码执行的时间。那如果用C语言写的代码,譬如调用一个子函数,我们有什么方法可以确定它的执行时间吗?请高手赐教!...
随心所欲007 微控制器 MCU
SDRAM问题
FPGA控制SDRAM读写,先写两个数据到SDRAM的两个存储单元,再读出第一次写进去的数据。 请问,SDRAM加电后的第一步是不是必须需要初始化,设置模式寄存器,然后才能进行读写操作???...
eeleader FPGA/CPLD
不明白epwm模块的同步信号的作用,麻烦各位指点指点,谢谢
本帖最后由 jonny0811 于 2015-12-4 22:11 编辑 最近要用到ti28335的epwm功能,翻看资料的时候有一点不了解的,就是每个epwmx都有一个同步信号输入端和一个同步信号输出端。epwm1的同步信号 ......
jonny0811 微控制器 MCU
抬杠:我看好无线增值
不过节,大家都离不开互联网; 一过节,大家都离开了互联网。 有线的网也拉不住人的心。 但是,不论过节与否,无线的手机都是大家的必需品。 尤其是那过节时,能让手机爆炸,网络瘫痪的短信贺 ......
lvse 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 864  361  1612  2125  2221  47  20  32  33  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved