电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C4231-35AI

产品描述FIFO, 2KX9, 20ns, Synchronous, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, PLASTIC, TQFP-32
产品类别存储    存储   
文件大小330KB,共21页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C4231-35AI概述

FIFO, 2KX9, 20ns, Synchronous, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, PLASTIC, TQFP-32

CY7C4231-35AI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明7 X 7 MM, 1 MM HEIGHT, PLASTIC, TQFP-32
针数32
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间20 ns
最大时钟频率 (fCLK)28.6 MHz
周期时间35 ns
JESD-30 代码S-PQFP-G32
JESD-609代码e0
长度7 mm
内存密度18432 bit
内存集成电路类型OTHER FIFO
内存宽度9
功能数量1
端子数量32
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2KX9
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码TQFP
封装等效代码TQFP32,.35SQ,32
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源5 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.035 A
最大压摆率0.08 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7 mm
Base Number Matches1

文档预览

下载PDF文档
241/42
CY7C4421/4201/4211/4221
CY7C4231/4241/4251
64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
Features
• High-speed, low-power, first-in, first-out (FIFO)
memories
• 64 x 9 (CY7C4421)
• 256 x 9 (CY7C4201)
• 512 x 9 (CY7C4211)
• 1K x 9 (CY7C4221)
• 2K x 9 (CY7C4231)
• 4K x 9 (CY7C4241)
• 8K x 9 (CY7C4251)
• High-speed 100-MHz operation (10 ns read/write cycle
time)
• Low power (I
CC
= 35 mA)
• Fully asynchronous and simultaneous read and write
operation
• Empty, Full, and Programmable Almost Empty and
Almost Full status flags
• TTL-compatible
• Expandable in width
• Output Enable (OE) pin
• Independant read and write enable pins
• Center power and ground pins for reduced noise
• Width Expansion Capability
• Space saving 7mm x 7mm 32-pin TQFP
• 32-pin PLCC
• Pin compatible and functionally equivalent to IDT72421,
72201, 72211, 72221, 72231, 72241
Functional Description
THe CY7C42X1 are high-speed, low-power, first-in first-out
(FIFO) memories with clocked read and write interfaces. All
are 9 bits wide. The CY7C42X1 are pin-compatible to
IDT722X1. Programmable features include Almost Full/Almost
Empty flags. These FIFOs provide solutions for a wide variety
of data buffering needs, including high-speed data acquisition,
multiprocessor interfaces, and communications buffering.
These FIFOs have 9-bit input and output ports that are con-
trolled by separate clock and enable signals. The input port is
controlled by a free-running clock (WCLK) and two write-en-
able pins (WEN1, WEN2/LD).
When WEN1 is LOW and WEN2/LD is HIGH, data is written
into the FIFO on the rising edge of the WCLK signal. While
WEN1, WEN2/LD is held active, data is continually written into
the FIFO on each WCLK cycle. The output port is controlled in
a similar manner by a free-running read clock (RCLK) and two
read-enable pins (REN1, REN2). In addition, the CY7C42X1
has an output enable pin (OE). The read (RCLK) and write
(WCLK) clocks may be tied together for single-clock operation
or the two clocks may be run independently for asynchronous
read/write applications. Clock frequencies up to 100 MHz are
achievable.
Depth expansion is possible using one enable input for system
control, while the other enable is controlled by expansion logic
to direct the flow of data.
Logic Block Diagram
D0 - 8
INPUT
REGISTER
Pin Configuration
PLCC
Top View
4 3 2 1 32 31 30
29
5
28
6
27
7
26
8
9
25
10
24
11
23
12
22
21
13
141516 17 181920
EF
FF
Q
0
Q
1
Q
2
Q
3
Q
4
D
2
D
3
D
4
D
5
D
6
D
7
D
8
FLAG
PROGRAM
REGISTER
D
1
D
0
PAF
PAE
GND
REN1
RCLK
REN2
OE
EF
PAE
PAF
FF
D
2
RS
WEN1
WCLK
WEN2/LD
V
CC
Q
8
Q
7
Q
6
Q
5
42X1–2
FLAG
LOGIC
Dual Port
RAM Array
64 x 9
WCLK WEN1 WEN2/LD
WRITE
CONTROL
TQFP
Top View
D
4
D
5
D
6
D
7
D
8
RS
24
23
22
21
20
19
18
17
9 10 11 12 13 14 15 16
42X1–3
OE
EF
FF
Q
0
Q
1
Q
2
Q
3
Q
4
D
3
WRITE
POINTER
8k x 9
READ
POINTER
32 31 30 29 28 27 26 25
RS
RESET
LOGIC
D
1
D
0
PAF
PAE
GND
REN1
RCLK
REN2
1
2
3
4
5
6
7
8
WEN1
WCLK
WEN2/LD
V
CC
Q
8
Q
7
Q
6
Q
5
THREE-ST
ATE
OUTPUTREGISTER
OE
Q0 - 8
READ
CONTROL
RCLK REN1 REN2
42X1–1
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134 •
408-943-2600
March 1995 - Revised September 30, 1997

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2389  360  2350  2201  1056  50  13  22  26  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved