电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS81032AGT-6I

产品描述Cache SRAM, 32KX32, 18ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小757KB,共23页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS81032AGT-6I概述

Cache SRAM, 32KX32, 18ns, CMOS, PQFP100, TQFP-100

GS81032AGT-6I规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间18 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度1048576 bit
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织32KX32
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS81032AT/Q-150/138/133/117/100/66
TQFP, QFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP or QFP package
-150
Pipeline tCycle 6.6
3-1-1-1
t
KQ
3.8
I
DD
270
Flow tCycle 10.5
Through t
KQ
9
2-1-1-1
I
DD
170
-138 -133
7.25 7.5
4
4
245 240
15
15
9.7
10
120 120
-117
8.5
4.5
210
15
11
120
-100
10
5
180
15
12
120
-66
12.5
6
150
20
18
95
Unit
ns
ns
mA
ns
ns
mA
32K x 32
1M Synchronous Burst SRAM
Flow Through/Pipeline Reads
150 MHz–66 MHz
9 ns–18 ns
3.3 V V
DD
3.3 V and 2.5 V I/O
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS81032A is an SCD (Single Cycle Deselect) pipelined
synchronous SRAM. DCD (Dual Cycle Deselect) versions are
also available. SCD SRAMs pipeline deselect commands one
stage less than read commands. SCD RAMs begin turning off
their outputs immediately after the deselect command has been
captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the byte write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(high) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Functional Description
Applications
The GS81032A is a 1,048,576-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Core and Interface Voltages
The GS81032A operates on a 3.3 V power supply and all
inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuit.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Rev: 1.01 7/2001
1/23
© 2000, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
搭电路玩(4)-UC3843浮地BUCK,60W效率93%
今天小玩一把UC3843浮地BUCK,代替LM5116,36V转12V效率93%,48V转12V效率91.5%,肖特基续流,无光耦。 有图有真相! 425597 425596 此内容由EEWORLD论坛网友PowerAnts原创,如需转 ......
PowerAnts 电源技术
再讨论2个问题
1.CM3权威指南翻译者 宋岩是什么背景啊? 2.M3 的芯片什么时候登陆的市场?...
sxy4517 实时操作系统RTOS
跪求ir1308 的pdf资料!
如题,,万分感谢!!!...
wenhuocai 嵌入式系统
疯壳AI开源无人机遥控整机代码走读、编译与烧写
一、代码架构 遥控的整体代码工程由7个工作组组成,分别是Remoter、show、Driver、STM32_LIB、USB、USB/Lib以及Drv_Point,如下图所示。 各个组的具体的代码功能如下表所示。 ......
fengke 创意市集
隔离放大器在什么情况下其隔离作用丧失?
哪位大神知道,且详细解释一下,拜谢!!!...
sjd1111 模拟电子
proteus单片机仿真教程大全 视频 文档 从入门到精通
proteus单片机仿真教程大全 视频 文档 从入门到精通proteus单片机教程大全 视频 文档 从入门到精通网上收录来了很多proteus仿真的教程资料,在这里跟大家共享一下,有需要的下载看一看吧。文档 ......
zhengoogle 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 533  1487  2390  2365  1426  11  30  49  48  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved