电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61C632A-8PQ

产品描述Cache SRAM, 32KX32, 8ns, CMOS, PQFP100, PLASTIC, QFP-100
产品类别存储    存储   
文件大小176KB,共16页
制造商Integrated Silicon Solution ( ISSI )
下载文档 详细参数 全文预览

IS61C632A-8PQ概述

Cache SRAM, 32KX32, 8ns, CMOS, PQFP100, PLASTIC, QFP-100

IS61C632A-8PQ规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Integrated Silicon Solution ( ISSI )
零件包装代码QFP
包装说明PLASTIC, QFP-100
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性INTERNAL SELF-TIMED WRITE
最大时钟频率 (fCLK)66 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度1048576 bit
内存集成电路类型CACHE SRAM
内存宽度32
功能数量1
端子数量100
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP100,.7X.9
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3 V
认证状态Not Qualified
座面最大高度3.22 mm
最大待机电流0.01 A
最小待机电流3.14 V
最大压摆率0.14 mA
最大供电电压 (Vsup)3.63 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
IS61C632A
IS61C632A
32K x 32 SYNCHRONOUS PIPELINED STATIC RAM
ISSI
MAY 1998
ISSI
®
®
FEATURES
• Fast access time:
– 4 ns-125 MHZ; 5 ns-100 MHz;
6 ns-83 MHz; 7 ns-75 MHz; 8 ns-66 MHz
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Pentium™ or linear burst sequence control
using MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Common data inputs and data outputs
• Power-down control by ZZ input
• JEDEC 100-Pin TQFP and PQFP package
• Single +3.3V power supply
• Two Clock enables and one Clock disable to
eliminate multiple bank bus contention.
• Control pins mode upon power-up:
– MODE in interleave burst mode
– ZZ in normal operation mode
These control pins can be connected to GND
Q
or V
CCQ
to alter their power-up state
DESCRIPTION
The
ISSI
IS61C632A is a high-speed, low-power synchro-
nous static RAM designed to provide a burstable, high-
performance, secondary cache for the i486™, Pentium™,
680X0™, and PowerPC™ microprocessors. It is organized
as 32,768 words by 32 bits, fabricated with
ISSI
's advanced
CMOS technology. The device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs into
a single monolithic circuit. All synchronous inputs pass through
registers controlled by a positive-edge-triggered single clock
input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be from one to
four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
BW1
controls DQ1-DQ8,
BW2
controls DQ9-DQ16,
BW3
controls DQ17-DQ24,
BW4
controls DQ25-DQ32, conditioned
by
BWE
being LOW. A LOW on
GW
input would cause all bytes
to be written.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller) input
pins. Subsequent burst addresses can be generated inter-
nally by the IS61C632A and controlled by the
ADV
(burst
address advance) input pin.
Asynchronous signals include output enable (
OE
), sleep mode
input (ZZ), clock (CLK) and burst mode input (MODE). A HIGH
input on the ZZ pin puts the SRAM in the power-down state.
When ZZ is pulled LOW (or no connect), the SRAM normally
operates after three cycles of the wake-up period. A LOW
input, i.e., GND
Q
, on MODE pin selects LINEAR Burst. A V
CCQ
(or no connect) on MODE pin selects INTERLEAVED Burst.
ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which
may appear in this publication. © Copyright 1998, Integrated Silicon Solution, Inc.
Integrated Silicon Solution, Inc.
SR001-1B
05/18/98
1
04.25更新啦~~一周好资料(PCB类)大汇总~
说点题外话: 我以为我已经汇总了,结果今天@5之蒲公英 问我打算什么时候汇总,我才发现我原来我根本还没汇总{:1_118:}。所以赶紧来发个汇总帖~ >>>>>>>PCB类一周推荐资源大汇总>>>>>>>> ......
okhxyyo PCB设计
低价出售几块STM开发板及其他开发板,物超所值
Nucleo-F429,刚出不久的板子,淘宝售价RMB210,现RMB170转卖 233817 MSP430FR5969,淘宝售价RMB180,现RMB130转卖 233818 Discovery-F411,淘宝售价RMB140.7,现RMB100转卖 233825 Nucleo- ......
zhanghuichun 淘e淘
新塘M030G开发板的ISP_UART升级操作说明
新唐的MCU都提供的ISP功能,且提供提供了相关的工具和程序,很多时候因为资料比较杂,且项目紧急,没办法慢慢的来研究其ISP升级机制,刚好笔者手上有个M030G的评估版,用来指导说明ISP通过串口 ......
火辣西米秀 国产芯片交流
【stm8s003系列例程】2 基本串口收发(中断接收方式)
本帖最后由 辛昕 于 2014-1-4 18:40 编辑 对于串口而言,最基本的就是 收发。 因为本例程系列及我个人的风格,我总是只让例程的功能——同时也就纯粹到 只展示这个功能的最小配置和最少代码 ......
辛昕 编程基础
又来又来----对对联,请赐下联
又来又来----对对联,请赐下联 电生磁,磁生电,电磁共生。...
小丸子 聊聊、笑笑、闹闹
十分蒙圈的二十层板来了
感谢@shihuntaotie 贡献的板子~:pleased:上次发的intel-815板子出来后勾搭到shihuntaotie出来放了这个据说很蒙圈的板~~下面咱们来看看shihuntaotie口中这块更多让人蒙圈的板子吧~~ 230490 ......
okhxyyo PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2428  2551  285  1331  1038  54  32  5  12  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved