电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-61845G3-293

产品描述Micro Peripheral IC
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小480KB,共63页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-61845G3-293概述

Micro Peripheral IC

BU-61845G3-293规格参数

参数名称属性值
厂商名称Data Device Corporation
Reach Compliance Codecompliant
Base Number Matches1

文档预览

下载PDF文档
BU-6174X/6184X/6186X
ENHANCED MINIATURE ADVANCED
COMMUNICATIONS ENGINE
[ENHANCED MINI-ACE/µ-ACE (MICRO-ACE)]
FEATURES
Make sure the next
Card you purchase
has...
®
Fully Integrated 1553A/B Notice 2,
McAir, STANAG 3838 Interface Terminal
Compatible with Mini-ACE (Plus)
and ACE Generations
Choice of :
-
RT or BC/RT/MT In Same Footprint
- RT or BC/RT/MT with 4K RAM
- BC/RT/MT with 64K RAM, and RAM
parity
Choice of 5V or 3.3V Logic
• Package Options:
- 1" Square Ceramic Flat Pack or
Gull Wing
- 0.815" Square BGA (µ-ACE)
DESCRIPTION
The Enhanced Miniature Advanced Communications Engine (Enhanced
Mini-ACE) and µ-ACE (Micro-ACE) family of MIL-STD-1553 terminals pro-
vide complete interfaces between a host processor and a 1553 bus, and
integrate dual transceiver, protocol logic, and 4K or 64K words of RAM.
At 0.815" square, the µ-ACE (BGA package) option provides the
smallest footprint in the industry.
The terminals are powered by a choice of 5V or 3.3V logic.
Multiprotocol support of MIL-STD-1553A/B and STANAG 3838, includ-
ing versions incorporating McAir compatible transmitters, is provided.
There is a choice of 10, 12, 16, or 20 MHz clocks. The BC/RT/MT ver-
sions with 64K words of RAM include built-in RAM parity checking.
BC features include a built-in message sequence control engine, with
a set of 20 instructions. This feature provides an autonomous means
of implementing multi-frame message scheduling, message retry
schemes, data double buffering, asynchronous message insertion,
and reporting to the host CPU. The Enhanced Mini-ACE/µ-ACE incor-
porates a fully autonomous built-in self-test, providing comprehensive
testing of the internal protocol logic and/or RAM.
The RT offers the same choices of subaddress buffering as the ACE
and Mini-ACE (Plus), along with a global circular buffering option,
50% rollover interrupt for circular buffers, an interrupt status queue,
and an "Auto-boot" option to support MIL-STD-1760.
The terminals provide the same flexibility in host interface configura-
tions as the ACE/Mini-ACE, along with a reduction in the host proces-
sor's worst case holdoff time. Most software features are compatible
with the previous generations of the Mini-ACE (Plus) and ACE series.
5V Transceiver with 1760 and McAir
Compatible Options
Comprehensive Built-In Self-Test
Flexible Processor/Memory Interface,
with Reduced Host Wait Time
Choice of 10, 12, 16, or 20 MHz Clock
Highly Autonomous BC with
Built-In Message Sequence Control:
- Frame Scheduling
- Branching
- Asynchronous Message Insertion
- General Purpose Queue
- User-defined Interrupts
Advanced RT Functions
- Global Circular Buffering
- Interrupt Status Queue
- 50% Circular Buffer Rollover
Interrupts
Selective Message Monitor
- Selection by Address, T/R Bit,
Subaddress
- Command and Data Stacks
- 50% and 100% Stack Rollover
Interrupts
FOR MORE INFORMATION CONTACT:
µ-ACE
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
©
2000 Data Device Corporation
关于CE5.0静态中断处理方式过程的一个疑惑
最近在折腾DM9000移植上CE5.0上,使用的是S3C2440的CE5.0官方BSP。打算使用静态中断处理的方法: 系统启动:ARMInit->OEMInit->OALIntrInit->OALIntrMapInit->(#ifdef OAL_BSP_CALLBACKS--BS ......
suhu42142 嵌入式系统
急求用MATLAB提取FFT 代码
急求用MATLAB提取FFT 代码 ...
flyshade 嵌入式系统
FPGA求助
大家好! 我是在校本科生,已经较系统的学习了VerilogHDL,现在想学FPGA,但是图书馆的资料都是VHDL的,各位大侠帮忙推荐一本有关学习FPGA的书,例子是用VerilogHDL写的,谢谢!...
思维蓝图 FPGA/CPLD
最让女人感动的一句粗话
赵先生一早起来就头痛的要死...... 因为他前一天晚上喝的烂醉回家! 他强迫自己把 疲惫不堪的眼睛睁开。 睁开眼后竟然看到床头上放了一杯水跟几颗头痛药,然后坐起身后 又看到了他的衣服已经烫好 ......
6294316 聊聊、笑笑、闹闹
ISE11.1 支持modelsim 10.0么?
ISE11.1是2009年的,MODELSIM10.0是2011年的,库貌似不能编译 Processing command line ...Reading the compxlib configuration file - 'F:\FPGA\ISE\bint\compxlib.cfg' ...Library Source ......
lenix FPGA/CPLD
关于锂电池的安全使用知识
本帖最后由 jameswangsynnex 于 2015-3-3 19:57 编辑 当我们把锂电作为动力来源之前,有许多事情值得我们好好了解。没有什么事比安全更重要的了,不管是哪一种电池我们都应小心翼翼地看待它们 ......
shicong 消费电子

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1820  1023  1692  893  506  45  34  46  41  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved