电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY8C5588LTI-114ES0

产品描述Multifunction Peripheral, CMOS, 8 X 8 MM, 0.40 MM HEIGHT, ROHS COMPLAINT, MO-220, QFN-68
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小3MB,共102页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 全文预览

CY8C5588LTI-114ES0概述

Multifunction Peripheral, CMOS, 8 X 8 MM, 0.40 MM HEIGHT, ROHS COMPLAINT, MO-220, QFN-68

CY8C5588LTI-114ES0规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFN
包装说明8 X 8 MM, 0.40 MM HEIGHT, ROHS COMPLAINT, MO-220, QFN-68
针数68
Reach Compliance Codecompliant
地址总线宽度
边界扫描YES
总线兼容性USB
最大时钟频率80 MHz
外部数据总线宽度
JESD-30 代码S-XQCC-N68
JESD-609代码e4
长度8 mm
湿度敏感等级3
I/O 线路数量48
端子数量68
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
认证状态Not Qualified
RAM(字数)32768
座面最大高度1 mm
最大供电电压5.5 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式NO LEAD
端子节距0.4 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
PRELIMINARY
Programmable System-on-Chip (PSoC )
General Description
PSoC
®
5: CY8C55 Family Datasheet
®
With its unique array of configurable blocks, PSoC
®
5 is a true system-level solution providing microcontroller unit (MCU), memory,
analog, and digital peripheral functions in a single chip. The CY8C55 family offers a modern method of signal acquisition, signal
processing, and control with high accuracy, high bandwidth, and high flexibility. Analog capability spans the range from thermocouples
(near DC voltages) to ultrasonic signals. The CY8C55 family can handle dozens of data acquisition channels and analog inputs on
every GPIO pin. The CY8C55 family is also a high-performance configurable digital system with some part numbers including
interfaces such as USB, multimaster I
2
C, and controller area network (CAN). In addition to communication interfaces, the CY8C55
family has an easy to configure logic array, flexible routing to all I/O pins, and a high-performance 32-bit ARM
®
Cortex™-M3
microprocessor core. Designers can easily create system-level designs using a rich library of prebuilt components and boolean
primitives using PSoC Creator™, a hierarchical schematic design entry tool. The CY8C55 family provides unparalleled opportunities
for analog and digital bill of materials integration while easily accommodating last minute design changes through simple firmware
updates.
Analog peripherals (1.71 V
V
DDA
5.5 V)
Features
1.024 V ±0.1% internal voltage reference across –40°C to
32-bit ARM Cortex-M3 CPU core
+85°C (14 ppm/°C)
DC to 80 MHz operation
Configurable delta-sigma ADC with 8- to 20-bit resolution
Flash program memory, up to 256 KB, 100,000 write cycles,
• Sample rates up to 192 ksps
20-year retention, and multiple security features
• Programmable gain stage: ×0.25 to ×16
Up to 64 KB SRAM memory
• 12-bit mode, 192 ksps, 70-dB signal-to-noise ratio (SNR),
2-KB electrically erasable programmable read-only memory
±1-bit INL/DNL
(EEPROM) memory, 1 million cycles, and 20 years retention
• 16-bit mode, 48 ksps, 89-dB SNR, ±2-bit INL, ±1-bit DNL
24-channel direct memory access (DMA) with multilayer
[2]
Two
SAR
ADCs, each 12-bit at 1 Msps
AMBA high-performance bus (AHB) bus access
80-MHz, 24-bit fixed point digital filter block (DFB) to
• Programmable chained descriptors and priorities
implement finite impulse response (FIR) and infinite impulse
• High bandwidth 32-bit transfer support
response (IIR) filters
Low voltage, ultra low power
Four 8-bit 8 Msps current IDACs or 1-Msps voltage VDACs
Wide operating voltage range: 0.5 V to 5.5 V
Four comparators with 95-ns response time
High-efficiency boost regulator from 0.5 V input to 1.8 V to
Four uncommitted opamps with 25-mA drive capability
5.0 V output
Four configurable multifunction analog blocks. Example
2 mA at 6 MHz
configurations are programmable gain amplifier (PGA),
Low power modes including:
transimpedance amplifier (TIA), mixer, and Sample and Hold
• 2-µA sleep mode with real time clock (RTC) and
CapSense support
low-voltage detect (LVD) interrupt
Programming, debug, and trace
• 300-nA hibernate mode with RAM retention
JTAG (4 wire), serial wire debug (SWD) (2 wire), single wire
Versatile I/O system
viewer (SWV), and TRACEPORT interfaces
28 to 72 I/Os (62 GPIOs, 8 SIOs, 2 USBIOs)
Cortex-M3 flash patch and breakpoint (FPB) block
Any GPIO to any digital or analog peripheral routability
Cortex-M3 Embedded Trace Macrocell™ (ETM™)
LCD direct drive from any GPIO, up to 46×16 segments
generates an instruction trace stream.
®
[1]
CapSense support from any GPIO
Cortex-M3 data watchpoint and trace (DWT) generates data
1.2 V to 5.5 V I/O interface voltages, up to 4 domains
trace information
Maskable, independent IRQ on any pin or port
Cortex-M3 Instrumentation Trace Macrocell (ITM) can be
used for printf-style debugging
Schmitt-trigger transistor-transistor logic (TTL) inputs
DWT, ETM, and ITM blocks communicate with off-chip debug
All GPIOs configurable as open drain high/low,
and trace systems via the SWV or TRACEPORT
pull-up/pull-down, High-Z, or strong output
2
Configurable GPIO pin state at power-on reset (POR)
Bootloader programming supportable through I C, SPI,
25 mA sink on SIO
UART, USB, and other interfaces
Digital peripherals
Precision, programmable clocking
20 to 24 programmable
logic device (PLD)
based universal
3- to 74-MHz internal oscillator over full temperature and
digital blocks (UDBs)
voltage range
[2]
4- to 33-MHz crystal oscillator for crystal PPM accuracy
Full CAN 2.0b 16 RX, 8 TX buffers
Internal PLL clock generation up to 80 MHz
Full-Speed (FS) USB 2.0 12 Mbps using internal oscillator
32.768-kHz watch crystal oscillator
Four 16-bit configurable timers, counters, and PWM blocks
Low power internal oscillator at 1, 33, and 100 kHz
Library of standard peripherals
Temperature and packaging
• 8-, 16-, 24-, and 32-bit timers, counters, and PWMs
–40°C to +85°C degrees industrial temperature
• SPI, UART, and I
2
C
48-pin SSOP, 68-pin QFN and 100-pin TQFP package
• Many others available in catalog
options.
Library of advanced peripherals
• Cyclic redundancy check (CRC)
• Pseudo random sequence (PRS) generator
• Local interconnect network (LIN) bus 2.0
• Quadrature decoder
Notes
1. GPIOs with opamp outputs are not recommended for use with CapSense.
2. This feature on select devices only. See
Ordering Information on page 91
for details.
Cypress Semiconductor Corporation
Document Number: 001-44094 Rev. *J
198 Champion Court
San Jose, CA 95134-1709
408-943-2600
Revised September 2, 2010
[+] Feedback

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1818  735  1093  1149  1027  40  29  11  4  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved