电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS45S16320B-7CTNA1-TR

产品描述DRAM
产品类别存储    存储   
文件大小953KB,共62页
制造商Integrated Silicon Solution ( ISSI )
下载文档 详细参数 全文预览

IS45S16320B-7CTNA1-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS45S16320B-7CTNA1-TR - - 点击查看 点击购买

IS45S16320B-7CTNA1-TR概述

DRAM

IS45S16320B-7CTNA1-TR规格参数

参数名称属性值
厂商名称Integrated Silicon Solution ( ISSI )
包装说明,
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
IS42S86400B
IS42S16320B, IS45S16320B
64M x 8, 32M x 16
512Mb SYNCHRONOUS DRAM
FEATURES
• Clock frequency: 166, 143, 133 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Power supply
V
dd
V
ddq
IS42/45S16320B 3.3V 3.3V
IS42S86400B
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Auto Refresh (CBR)
• Self Refresh
• 8K refresh cycles every 16ms (A2 grade) or
64 ms (Commercial, Industrial, A1 grade)
• Random column address every clock cycle
• Programmable CAS latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
• Available in 54-pin TSOP-II and 54-ball W-BGA
(x16 only)
• Operating Temperature Range:
Commercial: 0
o
C to +70
o
C
Industrial: -40
o
C to +85
o
C
Automotive, A1: -40
o
C to +85
o
C
Automotive, A2: -40
o
C to +105
o
C
Copyright © 2011 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time with-
out notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain
the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such ap-
plications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
DECEMBER 2011
OVERVIEW
ISSI
's 512Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock input.
The 512Mb SDRAM is organized as follows.
IS42S86400B
16Mx8x4 Banks
54-pin TSOPII
IS42/45S16320B
8M x16x4 Banks
54-pin TSOPII
54-ball W-BGA
3.3V 3.3V
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-6
6
10
166
100
5.4
6
-7
7
10
143
100
5.4
6
-75E
7.5
133
5.5
Unit
ns
ns
Mhz
Mhz
ns
ns
Integrated Silicon Solution, Inc. — www.issi.com
Rev. H
12/01/2011
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 987  1943  2574  1048  211  34  15  31  23  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved