电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

37LV128-TI/L

产品描述4K X 32 OTPROM, PQCC20, PLASTIC, LCC-20
产品类别存储    存储   
文件大小88KB,共12页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 选型对比 全文预览

37LV128-TI/L概述

4K X 32 OTPROM, PQCC20, PLASTIC, LCC-20

37LV128-TI/L规格参数

参数名称属性值
零件包装代码QLCC
包装说明QCCJ,
针数20
Reach Compliance Codeunknown
其他特性DATA RETENTION >200 YEARS
最大时钟频率 (fCLK)2.5 MHz
JESD-30 代码S-PQCC-J20
长度8.966 mm
内存密度131072 bit
内存集成电路类型OTP ROM
内存宽度32
功能数量1
端子数量20
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4KX32
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
并行/串行SERIAL
认证状态Not Qualified
座面最大高度4.572 mm
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.6 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
宽度8.966 mm
Base Number Matches1

文档预览

下载PDF文档
37LV36/65/128
36K, 64K, and 128K Serial EPROM Family
FEATURES
Operationally equivalent to Xilinx
®
XC1700 family
Wide voltage range 3.0 V to 6.0 V
Maximum read current 10 mA at 5.0 V
Standby current 100
µ
A typical
Industry standard Synchronous Serial Interface/
1 bit per rising edge of clock
Full Static Operation
Sequential Read/Program
Cascadable Output Enable
10 MHz Maximum Clock Rate @ 5.0 Vdc
Programmable Polarity on Hardware Reset
Programming with industry standard EPROM pro-
grammers
Electrostatic discharge protection > 4,000 volts
8-pin PDIP/SOIC and 20-pin PLCC packages
Data Retention > 200 years
Temperature ranges:
- Commercial: 0
°
C to +70
°
C
- Industrial:
-40
°
C to +85
°
C
PACKAGE TYPES
PDIP
DATA
CLK
RESET/OE
CE
1
8
V
CC
V
PP
CEO
V
SS
37LV36
37LV65
37LV128
2
3
4
7
6
5
SOIC
DATA
CLK
RESET/OE
CE
1
8
V
CC
V
PP
CEO
V
SS
37LV36
37LV65
37LV128
2
3
4
7
6
5
PLCC
DATA V
CC
3
2
1
20
12
19
18
17
V
PP
16
15
14
CEO
13
DESCRIPTION
The Microchip Technology Inc. 37LV36/65/128 is a
family of Serial OTP EPROM devices organized inter-
nally in a x32 configuration. The family also features a
cascadable option for increased memory storage
where needed. The 37LV36/65/128 is suitable for
many applications in which look-up table information
storage is desirable and provides full static operation in
the 3.0V to 6.0V V
CC
range. The devices also support
the industry standard serial interface to the popular
RAM-based Field Programmable Gate Arrays (FPGA).
Advanced CMOS technology makes this an ideal boot-
strap solution for today's high speed SRAM-based
FPGAs. The 37LV36/65/128 family is available in the
standard 8-pin plastic DIP, 8-pin SOIC and 20-pin
PLCC packages.
Device
37LV36
37LV65
37LV128
Bits
36,288
65,536
131,072
Programming Word
1134 x 32
2048 x 32
4096 x 32
CLK
ADDRESS
Counter
CLK
4
5
37LV36
37LV65
37LV128
10
RESET/OE
6
7
CE
8
9
Vss
BLOCK DIAGRAM
CE
CEO
RESET/OE
11
EPROM
ARRAY
OE
DATA
Xilinx is a registered trademark of Xilinx Corporation.
©
1996 Microchip Technology Inc.
DS21109E-page 1
This document was created with FrameMaker 4 0 4

37LV128-TI/L相似产品对比

37LV128-TI/L 37LV128-I/SN 37LV128-T/L 37LV65-TI/L 37LV128-T/SN 37LV128-I/P
描述 4K X 32 OTPROM, PQCC20, PLASTIC, LCC-20 4K X 32 OTPROM, PDSO8, 0.150 INCH, PLASTIC, SOIC-8 4K X 32 OTPROM, PQCC20, PLASTIC, LCC-20 2K X 32 OTPROM, PQCC20, PLASTIC, LCC-20 4K X 32 OTPROM, PDSO8, 0.150 INCH, PLASTIC, SOIC-8 4K X 32 OTPROM, PDIP8, PLASTIC, DIP-8
零件包装代码 QLCC SOIC QLCC QLCC SOIC DIP
包装说明 QCCJ, 0.150 INCH, PLASTIC, SOIC-8 PLASTIC, LCC-20 PLASTIC, LCC-20 SOP, PLASTIC, DIP-8
针数 20 8 20 20 8 8
Reach Compliance Code unknown unknow unknow unknown unknown unknown
其他特性 DATA RETENTION >200 YEARS DATA RETENTION >200 YEARS DATA RETENTION >200 YEARS DATA RETENTION >200 YEARS DATA RETENTION >200 YEARS DATA RETENTION >200 YEARS
最大时钟频率 (fCLK) 2.5 MHz 2.5 MHz 2.5 MHz 2.5 MHz 2.5 MHz 2.5 MHz
JESD-30 代码 S-PQCC-J20 R-PDSO-G8 S-PQCC-J20 S-PQCC-J20 R-PDSO-G8 R-PDIP-T8
长度 8.966 mm 4.9 mm 8.966 mm 8.966 mm 4.9 mm 10.033 mm
内存密度 131072 bit 131072 bi 131072 bi 65536 bit 131072 bit 131072 bit
内存集成电路类型 OTP ROM OTP ROM OTP ROM OTP ROM OTP ROM OTP ROM
功能数量 1 1 1 1 1 1
端子数量 20 8 20 20 8 8
字数 4096 words 4096 words 4096 words 2048 words 4096 words 4096 words
字数代码 4000 4000 4000 2000 4000 4000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C 70 °C 85 °C 70 °C 85 °C
最低工作温度 -40 °C -40 °C - -40 °C - -40 °C
组织 4KX32 4KX32 4KX32 2KX32 4KX32 4KX32
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCJ SOP QCCJ QCCJ SOP DIP
封装形状 SQUARE RECTANGULAR SQUARE SQUARE RECTANGULAR RECTANGULAR
封装形式 CHIP CARRIER SMALL OUTLINE CHIP CARRIER CHIP CARRIER SMALL OUTLINE IN-LINE
并行/串行 SERIAL SERIAL SERIAL SERIAL SERIAL SERIAL
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 4.572 mm 1.75 mm 4.572 mm 4.572 mm 1.75 mm 4.064 mm
最大供电电压 (Vsup) 6 V 6 V 6 V 6 V 6 V 6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
表面贴装 YES YES YES YES YES NO
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL COMMERCIAL INDUSTRIAL COMMERCIAL INDUSTRIAL
端子形式 J BEND GULL WING J BEND J BEND GULL WING THROUGH-HOLE
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 2.54 mm
端子位置 QUAD DUAL QUAD QUAD DUAL DUAL
宽度 8.966 mm 3.9 mm 8.966 mm 8.966 mm 3.9 mm 7.62 mm
Base Number Matches 1 1 1 1 1 1
内存宽度 32 - 32 32 32 -
是否Rohs认证 - 不符合 不符合 - 不符合 符合
JESD-609代码 - e0 e0 - e0 e3
峰值回流温度(摄氏度) - NOT SPECIFIED NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED
端子面层 - Tin/Lead (Sn/Pb) TIN LEAD - TIN LEAD MATTE TIN
处于峰值回流温度下的最长时间 - NOT SPECIFIED NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1867  474  1920  649  535  12  24  41  58  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved