电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8672T36BGE-250T

产品描述DDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, FBGA-165
产品类别存储    存储   
文件大小390KB,共29页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8672T36BGE-250T概述

DDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, FBGA-165

GS8672T36BGE-250T规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE, LATE WRITE
最大时钟频率 (fCLK)250 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bit
内存集成电路类型DDR SRAM
内存宽度36
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.5 mm
最小待机电流1.7 V
最大压摆率1.04 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
GS8672T18/36BE-400/333/300/250/200
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• On-Chip ECC with virtually zero SER
• Simultaneous Read and Write SigmaDDR™ Interface
• Common I/O bus
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write Capability
• Burst of 2 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• Pin-compatible with 18Mb, 36Mb and 144Mb devices
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
72Mb SigmaDDR-II™
Burst of 2 ECCRAM™
400 MHz–200 MHz
1.8 V V
DD
1.8 V and 1.5 V
DDQ
C clock inputs. C and C are also independent single-ended
clock inputs, not differential inputs. If the C clocks are tied
high, the K clocks are routed internally to fire the output
registers instead.
Each internal read and write operation in a SigmaDDR-II B2
ECCRAM is two times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed.
When a new address is loaded into the part, A0 is used to
initialize the pointers that control the data multiplexer / de-
multiplexer so the ECCRAM can perform "critical word first"
operations. From an external address point of view, regardless
of the starting point, the data transfers always follow the same
sequence {0, 1} or {1, 0} (where the digits shown represent
A0).
SigmaDDR™ ECCRAM Overview
The GS8672T18/36BE SigmaDDR-II ECCRAMs are built in
compliance with the SigmaDDR-II SRAM pinout standard for
Common I/O synchronous SRAMs. They are 75,497,472-bit
(72Mb) SRAMs. The GS8672T18/36BE SigmaDDR-II
SRAMs are just one element in a family of low power, low
voltage HSTL I/O SRAMs designed to operate at the speeds
needed to implement economical high performance
networking systems.
On-Chip Error Correction Code
GSI's ECCRAMs implement an ECC algorithm that detects
and corrects all single-bit memory errors, including those
induced by Soft Error Rate (SER) events such as cosmic rays,
alpha particles etc. The resulting SER of these devices is
anticipated to be <0.002 FITs/Mb — a 5-order-of-magnitude
improvement over comparable SRAMs with no On-Chip ECC,
which typically have an SER of 200 FITs/Mb or more. SER
quoted above is based on reading taken at sea level.
However, the On-Chip Error Correction (ECC) will be
disabled if a “Half Write” operation is initiated. See the
Byte
Write Contol
section for further information.
Clocking and Addressing Schemes
The GS8672T18/36BE SigmaDDR-II SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer. The device also allows the user to manipulate the
output register clock inputs quasi independently with the C and
Parameter Synopsis
-400
tKHKH
tKHQV
2.5 ns
0.45 ns
-333
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
-250
4.0 ns
0.45 ns
-200
5.0 ns
0.45 ns
Rev: 1.02 1/2013
1/29
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
如何读懂电路图精品资源推荐十一、教您识读电路图
如何读懂电路图精品资源推荐十一、教您识读电路图 一张电路图通常有几十乃至几百个元器件,它们的连线纵横交叉,形式变化多端,初学者往往不知道该从什么地方开始,怎样才能读懂它 ......
tiankai001 下载中心专版
芯币换的U盘
刚接到电话叫我去拿快递,我一时还没反应过来,居然这么快就到了,EE真给力。。。U盘挺不错的,16G,速度很快,TOSHIBA......
shelion 聊聊、笑笑、闹闹
论坛里有人准备DIY四轴飞行器电路用STM32F103
https://bbs.eeworld.com.cn/thread-355890-1-1.html...
安_然 stm32/stm8
抑制瞬态的更佳方法
转自:deyisupport 现代的直流-直流转换器可以用作汽车电子系统中的紧凑型瞬态抑制器,汽车电池电源线路上有大量的干扰。 TIMOTHY HEGARTY 非隔离式电源解决方案 Texas Instruments ......
okhxyyo 模拟与混合信号
2016 蓝牙应用创新奖,也许能提供一些思路
蓝牙技术联盟(Bluetooth Special Interest Group,简称Bluetooth SIG)近日于本年度CES同期举办的Discover Blue活动上揭晓了“2016年蓝牙应用创新奖”的最终获奖名单。 全场大奖:Fliegl Tr ......
fish001 无线连接
麦克斯韦方程组之3D动画讲解
本帖最后由 btty038 于 2020-7-7 15:09 编辑 麦克斯韦方程组之3D动画讲解麦克斯韦方程组之3D动画讲解 ...
btty038 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1813  905  925  168  878  38  51  43  1  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved