电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C451-20JIT

产品描述FIFO, 512X9, 15ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32
产品类别存储    存储   
文件大小353KB,共24页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C451-20JIT概述

FIFO, 512X9, 15ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32

CY7C451-20JIT规格参数

参数名称属性值
零件包装代码QFJ
包装说明PLASTIC, LCC-32
针数32
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间15 ns
其他特性RETRANSMIT
周期时间20 ns
JESD-30 代码R-PQCC-J32
长度13.97 mm
内存密度4608 bit
内存宽度9
功能数量1
端子数量32
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512X9
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度3.55 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
宽度11.43 mm
Base Number Matches1

文档预览

下载PDF文档
54
CY7C451
CY7C453
CY7C454
512x9, 2Kx9, and 4Kx9 Cascadable
Clocked FIFOs with Programmable
Features
• High-speed, low-power, first-in first-out (FIFO)
memories
• 512 x 9 (CY7C451)
• 2,048 x 9 (CY7C453)
• 4,096 x 9 (CY7C454)
• 0.65 micron CMOS for optimum speed/power
• High-speed 83-MHz operation (12 ns read/write cycle
time)
• Low power — I
CC
=70 mA
• Fully asynchronous and simultaneous read and write
operation
• Empty, Full, Half Full, and programmable Almost Empty
and Almost Full status flags
• TTL compatible
• Retransmit function
• Parity generation/checking
• Output Enable (OE) pins
• Independent read and write enable pins
• Center power and ground pins for reduced noise
• Supports free-running 50% duty cycle clock inputs
• Width Expansion Capability
• Depth Expansion Capability
• Available in PLCC packages
and write interfaces. Both FIFOs are 9 bits wide. The
CY7C451 has a 512-word by 9-bit memory array, the
CY7C453 has a 2048-word by 9-bit memory array, and the
CY7C454 has a 4096-word by 9-bit memory array. Devices
can be cascaded to increase FIFO depth. Programmable fea-
tures include Almost Full/Empty flags and generation/checking
of parity. These FIFOs provide solutions for a wide variety of data
buffering needs, including high-speed data acquisition, multiproces-
sor interfaces, and communications buffering.
Both FIFOs have 9-bit input and output ports that are con-
trolled by separate clock and enable signals. The input port is
controlled by a free-running clock (CKW) and a write enable
pin (ENW). When ENW is asserted, data is written into the FIFO on
the rising edge of the CKW signal. While ENW is held active, data is
continually written into the FIFO on each CKW cycle. The output port
is controlled in a similar manner by a free-running read clock (CKR)
and a read enable pin (ENR). The read (CKR) and write (CKW)
clocks may be tied together for single-clock operation or the two
clocks may be run independently for asynchronous read/write appli-
cations. Clock frequencies up to 83.3 MHz are achievable in the stan-
dalone configuration, and up to 83.3 MHz is achievable when FIFOs
are cascaded for depth expansion.
Depth expansion is possible using the cascade input (XI) and
cascade output (XO). The XO signal is connected to the XI of the next
device, and the XO of the last device should be connected to the XI
of the first device. In standalone mode, the input (XI) pin is simply tied
to V
SS
.
In the standalone and width expansion configurations, a LOW
on the retransmit (RT) input causes the FIFOs to retransmit
the data. Read enable (ENR) and the write enable (ENW) must
both be HIGH during the retransmit, and then ENR is used to
access the data.
Functional Description
The CY7C451, CY7C453, and CY7C454 are high-speed,
low-power, first-in first-out (FIFO) memories with clocked read
Logic Block Diagram
D
0 – 8
Pin Configurations
INPUT
REGISTER
CKW
ENW
FLAG/PARITY
PROGRAM
REGISTER
PLCC/LCC
Top View
D
0
D
1
D
2
D
3
D
4
D
5
D
6
PARITY
WRITE
CONTROL
FLAG
LOGIC
RAM
ARRAY
512x 9
2048x 9
4096x9
HF
E/F
PAFE/XO
WRITE
POINTER
MR
FL/RT
READ
POINTER
XI
ENW
CKW
V
CC
V
SS
HF
E/F
PAFE/XO
Q
0
5
6
7
7C451
8
7C453
9
7C454
10
11
12
13
14 15 16 17 1819
4 3 2 1 32 31 30
29
28
27
26
25
24
23
22
21
20
D
7
D
8
FL/RT
MR
V
SS
CKR
ENR
OE
Q
8
/PG/PE
Q
1
Q
2
Q
3
Q
4
Q
5
Q
6
Q
7
RESET
LOGIC
TRI–STATE
OUTPUT REGISTER
OE
RETRANSMIT
LOGIC
Q
0–7,
Q
8
/PG/PE
CKR
ENR C451-1
C451-2
XI
EXPANSION
LOGIC
READ
CONTROL
Cypress Semiconductor Corporation
Document #: 38-06033 Rev. *A
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised December 27, 2002
IAR程序下载
如何将IAR中写的程序下载到开发板中...
夜暮 微控制器 MCU
test
旧仪器折旧换新开始啦!是德喊你来换新网分 390507 您的测试利器中,是不是有经典但年长的射频网络分析仪呢?舍不舍得用它们来置换全新的E5071C射频网络分析仪呢? 俗话说,工欲善其事,必先 ......
eric_wang DIY/开源硬件专区
之前ADI的方案的贴都发在哪个版块的啊
请问:之前ADI的方案的比赛都贴在哪个版块的啊? 我这边的图像处理方案才做l了一部分,后面陆续发帖讨论吧,估计在规定时间内做不完全了,算法太复杂!...
zyc1 ADI 工业技术
wince6.0用U盘传数据
是一个WINCE6.0车机系统,插上U盘系统就会自动检测播放媒体文件,证明还是检测到了U盘,可我到wince系统里面却找不到U盘盘符,想从U盘传的文件不知道从何传,里面有GPS的sd卡盘符。望大大指点一 ......
nbone 嵌入式系统
DC_DC电源电感计算
概述: 我们板上电源最常用的非隔离DC-DC电源主要有两种拓扑,BUCK和BOOST,其中电感是比较关键的一个参数。本文简介这两种电源电感的选型计算。 一:电感主要参数及意义 DC-DC外围电感 ......
鬼谷清泉 电源技术
我的牛年开始!
今年,似乎没有时间发表感慨了,我的钟必须由一秒一次的钟声换为高效的单片机时序了,在敲击键盘的同时,我的浑身都加上了高电平,开始玩真章了!我的新一年,提前2小时开始!...
zxpla 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2565  1504  483  197  1982  15  8  17  5  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved