电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

552EK1417M000DG

产品描述Oscillator
产品类别无源元件    振荡器   
文件大小237KB,共14页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

552EK1417M000DG概述

Oscillator

552EK1417M000DG规格参数

参数名称属性值
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Si 5 5 2
R
EVISION
D
D
U A L
F
R E Q U E N C Y
V
O L TA G E
- C
O N T R O L L E D
C
R Y S TA L
O
S C I L L A T O R
( V C X O ) 1 0 MH
Z T O
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10–945 MHz and
selected frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Ordering Information:
See page 8.
Description
The Si552 dual-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC-based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low-jitter clocks in noisy environments typically found in communication
systems. The Si552 IC-based VCXO is factory-configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating the long lead
times associated with custom oscillators.
Pin Assignments:
See page 7.
(Top View)
V
C
1
2
3
6
5
4
V
DD
FS
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
ADC
V
C
FS
GND
Rev. 0.6 6/07
Copyright © 2007 by Silicon Laboratories
Si552
自制交流自动稳压器
本文介绍的稳压器造价不高、元器件易购的稳压器,适合无线电爱好者自制。   电路原理:本稳压器的电路原理如下图所示。它主要由供电、基准电压、电压取样比较等几个单元电路组成。 http://w ......
laozhu DIY/开源硬件专区
初来乍到;望不吝赐教
原理图上的四个三角形{有一个没截图}是一个封装里面的;我怎么把下图这个封装添加到那四个三角形里面去 252496 252495 ...
NJMKL PCB设计
如何使TI 15.4-Stack支持470M频段
TI 15.4-Stack 是 IEEE 802.15.4e/g 射频通信堆栈。它是 SimpleLink CC13xx/CC26x2 软件开发套件 (SDK) 的主要部分,可以针对低于 1GHz 应用或 2.4GHz 应用为星形拓扑网络提供支持。TI 15.4 ......
Jacktang 无线连接
Zigbee2006, 2007, pro各个版本的区别(转)
Zigbee2006, 2007, pro各个版本的区别   ZigBee是ZigBee联盟建立的技术标准,它是一种工作在900MHZ和2.4GHZ频段的新兴无线网络技术,具有中等通讯距离(10米到数百米),比较灵活经济的通 ......
wateras1 无线连接
毕业设计--21位数码管 万年历.不工作有图有真相.忘大虾帮忙...
数码管显示的全是8.不动作.只不过.我的芯片不是74ls47和74ls138.而是74ls247和74HC138...还有把驱动数码管的240欧电阻换为1K.是不是这有错啊?大侠们帮帮忙............
woainidjh 51单片机
【挑战SATA RAID驱动】请问有高手熟悉intel RAIDAHCI Software - Intel Matrix Storage Manager是如何实
问题: (1)哪里有比较权威的Raid资料?比如Intel RAID的实现及代码等 (2)Linux下的RAID代码说明性文档等? (3)华硕基于Intel主板推出过RAID驱动和RAID配置软件?请问该驱动如何与硬件R ......
lvyiyong 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 188  2292  61  208  185  27  52  13  21  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved