电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V81L15PAG

产品描述FIFO, 512X9, 15ns, Asynchronous, CMOS, PDSO56, GREEN, TSSOP-56
产品类别存储    存储   
文件大小278KB,共12页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72V81L15PAG概述

FIFO, 512X9, 15ns, Asynchronous, CMOS, PDSO56, GREEN, TSSOP-56

IDT72V81L15PAG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码TSSOP
包装说明TSSOP, TSSOP56,.3,20
针数56
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间15 ns
其他特性RETRANSMIT
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码R-PDSO-G56
JESD-609代码e3
长度14 mm
内存密度4608 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量56
字数512 words
字数代码512
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512X9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP56,.3,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.005 A
最大压摆率0.1 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 Volt CMOS DUAL ASYNCHRONOUS FIFO
DUAL 512 x 9, DUAL 1,024 x 9
DUAL 2,048 x 9, DUAL 4,096 X 9
DUAL 8,192 X 9
IDT72V81
IDT72V82
IDT72V83
IDT72V84
IDT72V85
FEATURES:
The IDT72V81 is equivalent to two IDT72V01 - 512 x 9 FIFOs
The IDT72V82 is equivalent to two IDT72V02 - 1,024 x 9 FIFOs
The IDT72V83 is equivalent to two IDT72V03 - 2,048 x 9 FIFOs
The IDT72V84 is equivalent to two IDT72V04 - 4,096 x 9 FIFOs
The IDT72V85 is equivalent to two IDT72V05 - 8,192 x 9 FIFOs
Low power consumption
— Active: 330 mW (max.)
— Power-down: 18 mW (max.)
Ultra high speed—15 ns access time
Asynchronous and simultaneous read and write
Offers optimal combination of data capacity, small foot print
and functional flexibility
Ideal for bidirectional, width expansion, depth expansion, bus-
matching, and data sorting applications
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CMOS™ technology
Space-saving TSSOP package
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V81/72V82/72V83/72V84/72V85 are dual-FIFO memories that
load and empty data on a first-in/first-out basis. These devices are functional and
compatible to two IDT72V01/72V02/72V03/72V04/72V05 FIFOs in a single
package with all associated control, data, and flag lines assigned to separate
pins. The devices use Full and Empty flags to prevent data overflow and
underflow and expansion logic to allow for unlimited expansion capability in both
word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity
bits at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed low to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using high-speed CMOS technology. They are
designed for those applications requiring asynchronous and simultaneous
read/writes in multiprocessing and rate buffer applications.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(DA
0
-DA
8
)
WA
WRITE
CONTROL
WRITE
POINTER
THREE-
STATE
BUFFERS
RSA
WB
WRITE
CONTROL
WRITE
POINTER
DATA INPUTS
(DB
0
-DB
8
)
RSB
RAM
ARRAY A
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
READ
POINTER
RAM
ARRAY A
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
READ
POINTER
THREE-
STATE
BUFFERS
RA
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
XIA
XOA/HFA
FFA
EFA
DATA
OUTPUTS
(QA
0
-QA
8
)
FLA/RTA
RB
XIB
XOB/HFB
FFB
EFB
DATA
OUTPUTS
(QB
0
-QB
8
)
FLB/RTB
3966 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The AsyncFIFO™ is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JUNE 2012
DSC-3966/5
©
2012 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
硅光电池采样
我手上现有几颗硅光电池,想用它来替代光敏电阻,来对环境光做粗略采样。用万用表测了一下其输出电压最大在500mv,光源用的是节能灯。我用的单片机是mega16,采用电路如附件。不知这样的采集是否 ......
jiangwei0802 单片机
想在wince下实现一个简单的列表界面,显示500条数据信息;同时运行一个通信协议
想在wince下实现一个简单的列表界面,显示500条数据信息;同时运行一个通信协议, 要求稳定性要高,可长期运行, 我的列表界面和 协议栈 是用两个 进程好呢,还是用 两个线程好呢 ? 看了网上 ......
uranus0903 嵌入式系统
FM发射初步
这是一个比较简单的实用型制作,本文打算从简到繁一步步深入,你若是愿意同步动手实验,不久你将能够制作适合正式场合使用的调频发射机。当然,实验还是从最简单的做起,下图是一个最简单的振 ......
qin552011373 ADI 工业技术
世界著名汽车品牌标识演化历史-------奥迪
德国工程师奥古斯特·霍希(August Horch),曾经为卡尔.本茨(Karl Benz,奔驰创始人)工作,在1899年创立了属于他自己的汽车公司A. Horch & Cie。10年以后,他被迫退出了自己的公司,在 ......
1ying 汽车电子
有没有直接显示RGB图像的工具?
从摄像头采集了Ycbcr的图像,不知如何显示所以就转成RGB的了。 现在已经转化成RGB图像,想看看是够采集正确,所以想找个工具看看。...
tiaotiao 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 893  2815  319  943  922  51  46  8  1  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved