电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V215L15TFG

产品描述FIFO, 512X18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64
产品类别存储    存储   
文件大小248KB,共25页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72V215L15TFG概述

FIFO, 512X18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64

IDT72V215L15TFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明QFP,
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
其他特性EASILY EXPANDABLE IN DEPTH AND WIDTH
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度9216 bit
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512X18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72V205, IDT72V215,
IDT72V225, IDT72V235,
IDT72V245
FEATURES:
256 x 18-bit organization array (IDT72V205)
512 x 18-bit organization array (IDT72V215)
1,024 x 18-bit organization array (IDT72V225)
2,048 x 18-bit organization array (IDT72V235)
4,096 x 18-bit organization array (IDT72V245)
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedanc state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V205/72V215/72V225/72V235/72V245 are functionally com-
patible versions of the IDT72205LB/72215LB/72225LB/72235LB/72245LB,
designed to run off a 3.3V supply for exceptionally low power consumption.
These devices are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs are applicable
for a wide variety of data buffering needs, such as optical disk controllers, Local
Area Networks (LANs), and interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The Read Clock(RCLK) can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual-clock operation.
An Output Enable pin (OE) is provided on the read port for three-state control
of the output.
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D17
LD
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF/(WXO)
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
WRITE POINTER
FL
WXI
(HF)/WXO
RXI
RXO
RS
READ POINTER
READ CONTROL
LOGIC
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
OE
Q0-Q17
RCLK
REN
4294 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2006
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2006
DSC-4294/5
分享MSP430单片机实现CC1101的发送程序
单片机源程序: #include "msp430g2452.h" #include "common.h" #include "regssrf04.h" #include "initial_spi.h" #include "Uart9600.h" #define CRC_OK 0x80 #define ......
fish001 微控制器 MCU
每月固定干货,ADI 3月中文资料
ADI 最新中文资料新鲜上线,需要的坛友快来下载啦~原贴链接:https://ez.analog.com/cn/other/f/forum/108472/adi-2019-3系统方案精选 ADI公司低压断路器应用中的电子脱扣器(ETU)解决方案 (htt ......
电路艺术 模拟电子
【基于树莓派400的图像识别归类&运动检测&模拟信号处理系统第二帖】使用I2C总线读...
本帖最后由 donatello1996 于 2022-10-23 21:27 编辑 【基于树莓派400的图像识别归类&运动检测&模拟信号处理系统第二帖】使用I2C总线读取MPU6050/BMP280数据并搭建QT程序进行图形化显示 ......
donatello1996 DigiKey得捷技术专区
微控制器的灾难——i.MX 6UL/6ULL核心模块MYC-Y6ULX评测2
MYD-Y6ULX(i.MX 6UL/6ULL)开发板硬件接下来看看MYD-Y6ULX(i.MX 6UL/6ULL)开发板具体的硬件资源。http://www.eeboard.com/wp-content/uploads/2017/12/myd-y6ulx-23.jpg板载器件几乎全部布局在 ......
MYIR Linux开发
STM32和JLink连接下载程序时显示电压不足
我用的芯片是STM32F103RET6,调试软件是IAR 用万用表测过了板子上JLink的管教,电压为3.3V,可是一下载程序就报错106441 JLink已经用开发板测试过,可以正常工作。请教各位大牛这个问题应该如 ......
penguinwang stm32/stm8
【报名赢小米手环、膳魔师保温杯等好礼】罗德与施瓦茨HDMI 1.4b/2.1 接口测试
本次网络研讨会将重点探讨 HDMI 1.4b/2.1 接口,以下为直播要点: •概述 HDMI 技术; •讨论标准合规测试及信号完整性调试; •详细介绍测试设置、时钟测试(包括时序和 ......
EEWORLD社区 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1024  658  567  131  2207  44  18  24  19  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved