电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71P74604S250BQ8

产品描述CABGA-165, Reel
产品类别存储    存储   
文件大小274KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71P74604S250BQ8概述

CABGA-165, Reel

71P74604S250BQ8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码CABGA
包装说明13 X 15 MM, 1 MM PITCH, FBGA-165
针数165
制造商包装代码BQ165
Reach Compliance Codenot_compliant
ECCN代码3A991
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)250 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度18874368 bit
内存集成电路类型QDR SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.375 A
最小待机电流1.7 V
最大压摆率1.1 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
18Mb Pipelined
QDR™II SRAM
Burst of 4
Features
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
- Supports concurrent transactions
Dual Echo Clock Output
4-Word Burst on all SRAM accesses
Multiplexed Address Bus One Read or One Write request per
clock cycle
DDR (Double Data Rate) Data Bus
- Four word burst data per two clock cycles on each port
- Four word transfers per clock cycle
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals from
1.4V to 1.9V.
Scalable output drivers
- Can drive HSTL, 1.8V TTL or any voltage level from 1.4V
to 1.9V.
- Output Impedance adjustable from 35Ω to 70Ω
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
IDT71P74804
IDT71P74604
Description
The IDT QDRII
TM
Burst of four SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with four data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single SDR address bus with read addresses
and write addresses multiplexed. The read and write addresses inter-
leave with each occurring a maximum of every other cycle. In the event
that no operation takes place on a cycle, the subsequest cycle may
begin with either a read or write. During write operations, the writing of
individual bytes may be blocked through the use of byte write control
signals.
Functional Block Diagram
D
(Note1)
DATA
REG
WRITE DRIVER
OUTPUT SELECT
SENSE AMPS
(Note 4)
OUTPUT REG
SA
(Note 4)
OUTPUT SELECT
(Note2)
WRITE/READ DECODE
ADD
(Note2)
REG
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
CQ
CQ
Notes
1) Represents
2) Represents
3) Represents
4) Represents
6111 drw16
18 data signal lines for x18 and 36 signal lines for x36.
18 address signal lines for x18 and 17 address signal lines for x36.
2 signal lines for x18 and 4 signal lines for x36.
36 signal lines for x18 and 72 signal lines for x36.
SEPTEMBER 2008
1
©2008 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
DSC-6111/02
CD4067 可以用3V供电吗?
4067是16入1出模拟开关。参数给的是5V供电。有3V的CD4067吗?...
king_ee 嵌入式系统
EVC 中怎么提取专号的短信.同时不影响其它号的信息.
EVC 中怎么提取专号的短信.同时不影响其它号的信息. 我想提出一个特定号码的短信,对它的处理入在专用的文件夹中(专用). 我的程序已连GPRS的....
eestudent 嵌入式系统
聊聊IAR的Loader + RadioYúN
本帖最后由 lyzhangxiang 于 2015-10-20 13:17 编辑 官方提供的Demo程序需要通过ST-Link Utility来下载二进制文件到板子中。 否则程序运行的时候花屏,看过readme的都知道这么干。 我们 ......
lyzhangxiang stm32/stm8
【招聘】全职、兼职射频工程师
北京某芯片科技公司招聘 1、负责射频、微波、毫米波集成电路芯片的设计; 2、负责射频收发机电路(LNA/PA/MIXER/VCO等)的测试和应用开发; 3、针对MMIC进行设计及仿真; 4、能够芯片封装设 ......
芯2020 求职招聘
关于nRF24l01与51单片机的问题
最近在配置nrf24l01时遇到一个问题,想问下各位前辈。 nrf24l01这个芯片的手册上有写它的SPI指令,比如写配置寄存器的指令名称是W_REGISTER,指令格式是001A AAAA,后面的A代表需要操 ......
xulanll 51单片机
如何根据工程需要STM32选型
大家是如何根据工程来选择芯片的关键参数,主频、flash等 ...
迷途小书童520 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 767  469  12  1885  453  45  1  50  38  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved