电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5T9820NLI8

产品描述Clock Driver, PQCC68
产品类别逻辑    逻辑   
文件大小239KB,共36页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

5T9820NLI8概述

Clock Driver, PQCC68

5T9820NLI8规格参数

参数名称属性值
是否Rohs认证不符合
Reach Compliance Codeunknown
JESD-30 代码S-PQCC-N68
JESD-609代码e0
最大I(ol)0.008 A
湿度敏感等级3
端子数量68
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码QCCN
封装等效代码LCC68,.4SQ,20
封装形状SQUARE
封装形式CHIP CARRIER
电源2.5 V
认证状态Not Qualified
标称供电电压 (Vsup)2.5 V
表面贴装YES
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
Base Number Matches1

文档预览

下载PDF文档
IDT5T9820
EEPROM PROGRAMMABLE 2.5V ZERO DELAY PLL CLOCK DRIVER
INDUSTRIAL TEMPERATURE RANGE
EEPROM PROGRAMMABLE
2.5V ZERO DELAY PLL
CLOCK DRIVER
FEATURES:
DESCRIPTION:
IDT5T9820
• 2.5 V
DD
• 5 pairs of outputs
• Low skew: 100ps all outputs at same interface level, 250ps all
outputs at different interface levels
• Selectable positive or negative edge synchronization
• Tolerant of spread spectrum input clock
• Synchronous output enable
• Selectable inputs
• Input frequency: 4.17MHz to 250MHz
• Output frequency: 12.5MHz to 250MHz
• Internal non-volatile EEPROM
• JTAG or I
2
C bus serial interface for programming
• Hot insertable and over-voltage tolerant inputs
• Feedback divide selection with multiply ratios of (1-6, 8, 10, 12)
• Selectable HSTL, eHSTL, 1.8V/2.5V LVTTL, or LVEPECL input
interface
• Selectable HSTL, eHSTL, or 1.8V/2.5V LVTTL output interface for
each output bank
• Selectable differential or single-ended inputs and ten single-
ended outputs
• PLL bypass for DC testing
• External differential feedback, internal loop filter
• Low Jitter: <75ps cycle-to-cycle, all outputs at same interface
level: <100ps cycle-to-cycle all outputs at different interface
levels
• Power-down mode
• Lock indicator
• Available in VFQFPN package
The IDT5T9820 is a 2.5V PLL clock driver intended for high perfor-
mance computing and data-communications applications. The IDT5T9820
has ten outputs in five banks of two, plus a dedicated differential feedback.
The redundant input capability allows for a smooth change over to a
secondary clock source when the primary clock source is absent.
The clock driver can be configured through the use of JTAG/I
2
C program-
ming. An internal EEPROM will allow the user to save and restore the
configuration of the device.
The feedback bank allows divide-by-functionality from 1 to 12 through
the use of JTAG or I
2
C programming. This provides the user with frequency
multiplication 1 to 12 without using divided outputs for feedback. Each output
bank also allows for a divide-by functionality of 2 or 4.
The IDT5T9820 features a user-selectable, single-ended or differential
input to ten single-ended outputs. The clock driver also acts as a translator from
a differential HSTL, eHSTL, 1.8V/2.5V LVTTL, LVEPECL, or single-ended
1.8V/2.5V LVTTL input to HSTL, eHSTL, or 1.8V/2.5V LVTTL outputs. Each
output bank can be individually configured to be either HSTL, eHSTL, 2.5V
LVTTL, or 1.8V LVTTL, including the feedback bank. Also, each clock input
can be individually configured to accept 2.5V LVTTL, 1.8V LVTTL, or
differential signals. The outputs can be synchronously enabled/disabled.
Furthermore, all the outputs can be synchronized with the positive edge
of the REF clock input or the negative edge of REF.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
c
2004
Integrated Device Technology, Inc.
NOVEMBER 2004
DSC - 6503/21

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 172  1395  1668  19  1036  26  48  12  8  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved