电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDPB21M36A-450M3LI

产品描述DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165
产品类别存储    存储   
文件大小522KB,共31页
制造商Integrated Silicon Solution ( ISSI )
标准  
下载文档 详细参数 全文预览

IS61DDPB21M36A-450M3LI概述

DDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165

IS61DDPB21M36A-450M3LI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Integrated Silicon Solution ( ISSI )
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)450 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度37748736 bit
内存集成电路类型DDR SRAM
内存宽度36
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.34 A
最小待机电流1.7 V
最大压摆率0.9 mA
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
IS61DDPB22M18A/A1/A2
IS61DDPB21M36A/A1/A2
2Mx18, 1Mx36
36Mb DDR-IIP(Burst 2) CIO SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61DDPB21M36A : Don’t care ODT function and
pin connection
IS61DDPB21M36A1 : Option1
IS61DDPB21M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
ADVANCED INFORMATION
JULY 2012
DESCRIPTION
The 36Mb IS61DDPB21M36A/A1/A2 and
IS61DDPB22M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst addresses
Data-Out for second burst addresses
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second burst addresses
Data-Out for first burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K# clock (starting two and half cycles later after
read command). The data-outs from the second burst are
updated with the fourth rising edge of the K clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
7/05/2012
1
4驱动同步整流IC LM5175 问题求助
工作情况:输入24V,输出12V/5A, IC自身规格是12V/6A输出。这样算来留有17%的余量,为什么满载(12V/5A)工作一段时间后IC会挂?现象IC发烫。 有时开机瞬间IC也会挂掉,麻烦大神支招。谢谢! ......
Psh 模拟与混合信号
msp430利用flash存储数据相关问题。
有一个模数转换的芯片产生的数进入430之后处理,产生一系列的结果,大概有几百个数,float型的,ram存不下,所以要存在flash里,请教一下flash里哪些段可以擦除,应该怎么操作?...
tanzhiying 微控制器 MCU
转:从文件角度看Cortex-M开发(2) - 链接文件
大家好,我是痞子衡,是正经搞技术的痞子。今天痞子衡给大家讲的是嵌入式开发里的linker文件。 在前一节课《源文件(.c/.h/.s)》里,痞子衡给大家系统地介绍了source文件,source文件是嵌入 ......
freebsder ARM技术
【GD32E503评测】——05.LCD第一篇:测试刷屏速度
本帖最后由 xld0932 于 2021-2-18 00:17 编辑 一、LCD部分原理图 525112LCD部分使用了GD32E503的EXMC(外部存储器控制器)这个外设,它是用来访问各种片外存储器,通过配置寄存器,EXMC可 ......
xld0932 GD32 MCU
RT-Thread系统设备框架简析
I/O设备 设备模型也是建立在内核对象模型基础上 目前支持的I/O 设备类型,如下: RT_Device_Class_Char /* 字符设备 */ RT_Device_Class_Block /* 块设备 ......
ID.LODA 嵌入式系统
Google Chrome 背后的天才:不在美国工作的Google员工
:loveliness: 导读:本文为《金融时报》网站发表的一篇人物特写,文章的主角是 Google Chrome V8引擎的开发者拉斯巴克(Lars Bak)。他是一个编程天才,却远离计算机世界的核心,在丹麦为Google ......
henryli2008 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2839  2223  2918  2485  646  38  2  33  21  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved