电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3577S80BQI8

产品描述Cache SRAM, 128KX36, 8ns, CMOS, PBGA165, FBGA-165
产品类别存储    存储   
文件大小624KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDT71V3577S80BQI8概述

Cache SRAM, 128KX36, 8ns, CMOS, PBGA165, FBGA-165

IDT71V3577S80BQI8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码BGA
包装说明TBGA, BGA165,11X15,40
针数165
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间8 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.035 A
最小待机电流3.14 V
最大压摆率0.21 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2004 Integrated Device Technology, Inc.
FEBRUARY
2009
DSC-5280/08
5280 tbl 01

IDT71V3577S80BQI8相似产品对比

IDT71V3577S80BQI8 IDT71V3577S80BQI IDT71V3577S85BG8 IDT71V3577S75BQ8 IDT71V3577S85BQI8 IDT71V3577S85BGI8 IDT71V3577S85BQ8 IDT71V3577S75BG8
描述 Cache SRAM, 128KX36, 8ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 8ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 8.5ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119 Cache SRAM, 128KX36, 7.5ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 8.5ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 8.5ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119 Cache SRAM, 128KX36, 8.5ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 7.5ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119
是否无铅 含铅 含铅 含铅 含铅 含铅 含铅 含铅 含铅
是否Rohs认证 不符合 不符合 不符合 不符合 不符合 不符合 不符合 不符合
零件包装代码 BGA BGA BGA BGA BGA BGA BGA BGA
包装说明 TBGA, BGA165,11X15,40 TBGA, BGA165,11X15,40 BGA, BGA119,7X17,50 TBGA, BGA165,11X15,40 TBGA, BGA165,11X15,40 BGA, BGA119,7X17,50 TBGA, BGA165,11X15,40 BGA, BGA119,7X17,50
针数 165 165 119 165 165 119 165 119
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN代码 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
最长访问时间 8 ns 8 ns 8.5 ns 7.5 ns 8.5 ns 8.5 ns 8.5 ns 7.5 ns
其他特性 FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK) 100 MHz 100 MHz 87 MHz 117 MHz 87 MHz 87 MHz 87 MHz 117 MHz
I/O 类型 COMMON COMMON COMMON COMMON COMMON COMMON COMMON COMMON
JESD-30 代码 R-PBGA-B165 R-PBGA-B165 R-PBGA-B119 R-PBGA-B165 R-PBGA-B165 R-PBGA-B119 R-PBGA-B165 R-PBGA-B119
JESD-609代码 e0 e0 e0 e0 e0 e0 e0 e0
长度 15 mm 15 mm 22 mm 15 mm 15 mm 22 mm 15 mm 22 mm
内存密度 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit
内存集成电路类型 CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM
内存宽度 36 36 36 36 36 36 36 36
湿度敏感等级 3 3 3 3 3 3 3 3
功能数量 1 1 1 1 1 1 1 1
端子数量 165 165 119 165 165 119 165 119
字数 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words
字数代码 128000 128000 128000 128000 128000 128000 128000 128000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C 70 °C 70 °C 85 °C 85 °C 70 °C 70 °C
组织 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TBGA TBGA BGA TBGA TBGA BGA TBGA BGA
封装等效代码 BGA165,11X15,40 BGA165,11X15,40 BGA119,7X17,50 BGA165,11X15,40 BGA165,11X15,40 BGA119,7X17,50 BGA165,11X15,40 BGA119,7X17,50
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY GRID ARRAY, THIN PROFILE GRID ARRAY
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 225 225 225 225 225 225 225 225
电源 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 2.36 mm 1.2 mm 1.2 mm 2.36 mm 1.2 mm 2.36 mm
最大待机电流 0.035 A 0.035 A 0.03 A 0.03 A 0.035 A 0.035 A 0.03 A 0.03 A
最小待机电流 3.14 V 3.14 V 3.14 V 3.14 V 3.14 V 3.14 V 3.14 V 3.14 V
最大压摆率 0.21 mA 0.21 mA 0.18 mA 0.255 mA 0.19 mA 0.19 mA 0.18 mA 0.255 mA
最大供电电压 (Vsup) 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37)
端子形式 BALL BALL BALL BALL BALL BALL BALL BALL
端子节距 1 mm 1 mm 1.27 mm 1 mm 1 mm 1.27 mm 1 mm 1.27 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 20 20 20 20 20 20 20 20
宽度 13 mm 13 mm 14 mm 13 mm 13 mm 14 mm 13 mm 14 mm
Base Number Matches 1 1 1 1 1 1 1 1
厂商名称 - - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
三台电动机顺序启动逆序停止电路
647278 某些工艺流程,需要顺序启动M1、M2、M3三台电动机,而停止则是按M3、M2、M1逆序进行。在这电路中,由于KM1的常开触点串入KM2控制回路;KM2的常开触点串入KM3控制回路,如果KM1不 ......
arui1999 综合技术交流
【MSP430 编译器使用经验】+AIR开发环境使用
本帖最后由 MrKingMCU 于 2014-7-19 09:45 编辑 我接触MSP430单片机是在大二的时候,当时已经学过51单片机,其他型号的单片机也用过,像STC12C5A60S2、STC5210AD都过。当时主要是在社团有 ......
MrKingMCU 微控制器 MCU
EEWORLD大学堂----直播回放: ADI 软件定义无线电 ADALM-Pluto 入门实战
直播回放: ADI 软件定义无线电 ADALM-Pluto 入门实战:https://training.eeworld.com.cn/course/5345...
hi5 嵌入式系统
做块AB类汽车功放芯片介绍推荐
有网友想动手做块汽车上用的AB类功放,不知道TI有什么芯片推荐,要求音质最好。提供相关典型线路图,及PCB Layout要求。 回答: 可以看看TPA321 现在比较常用的倒是 D 类功放了. ......
qwqwqw2088 模拟与混合信号
10岁女孩学习MSP430单片机 三个月成为"工程师" 转
看到这个,感觉自愧不如啊,发帖让大家一起看看 2008年8月5号,利尔达科技有限公司组织了第六期新员工MSP430单片机技术培训班,在十多名来自五湖四海的新面孔中,有一个可爱的小女 ......
651076842 聊聊、笑笑、闹闹
WinCE 和 tcpmp
本人最近想将下载的ffmpge porting到 wince5.0和wince6.0上。选用工具是2005。现在有以下问题 1。是否可以用tcpmp AP 进行ffmpege测试。如果可以是不是分别要将tcpmp分别作成CE5.0和CE6.0的Ap. ......
benson 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 219  810  1204  123  441  26  12  1  56  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved