电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SST39VF040-70-4I-WH

产品描述Flash, 512KX8, 70ns, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32
产品类别存储    存储   
文件大小266KB,共24页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SST39VF040-70-4I-WH在线购买

供应商 器件名称 价格 最低购买 库存  
SST39VF040-70-4I-WH - - 点击查看 点击购买

SST39VF040-70-4I-WH概述

Flash, 512KX8, 70ns, PDSO32, 8 X 14 MM, MO-142BA, TSOP1-32

SST39VF040-70-4I-WH规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码TSOP1
包装说明TSOP1, TSSOP32,.56,20
针数32
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间70 ns
命令用户界面YES
数据轮询YES
JESD-30 代码R-PDSO-G32
JESD-609代码e0
长度12.4 mm
内存密度4194304 bit
内存集成电路类型FLASH
内存宽度8
功能数量1
部门数/规模128
端子数量32
字数524288 words
字数代码512000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX8
封装主体材料PLASTIC/EPOXY
封装代码TSOP1
封装等效代码TSSOP32,.56,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3/3.3 V
编程电压2.7 V
认证状态Not Qualified
座面最大高度1.2 mm
部门规模4K
最大待机电流0.000015 A
最大压摆率0.03 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间10
切换位YES
类型NOR TYPE
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
SST39LF512 / SST39LF010 / SST39LF020 / SST39LF040
SST39VF512 / SST39VF010 / SST39VF020 / SST39VF040
SST39LF/VF512 / 010 / 020 / 0403.0 & 2.7V 512Kb / 1Mb / 2Mb / 4Mb (x8) MPF memories
Data Sheet
FEATURES:
• Organized as 64K x8 / 128K x8 / 256K x8 / 512K x8
• Single Voltage Read and Write Operations
– 3.0-3.6V for SST39LF512/010/020/040
– 2.7-3.6V for SST39VF512/010/020/040
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption:
– Active Current: 10 mA (typical)
– Standby Current: 1 µA (typical)
• Sector-Erase Capability
– Uniform 4 KByte sectors
• Fast Read Access Time:
– 45 ns for SST39LF512/010/020/040
– 55 ns for SST39LF020/040
– 70 and 90 ns for SST39VF512/010/020/040
• Latched Address and Data
• Fast Erase and Byte-Program:
– Sector-Erase Time: 18 ms (typical)
– Chip-Erase Time: 70 ms (typical)
– Byte-Program Time: 14 µs (typical)
– Chip Rewrite Time:
1 second (typical) for SST39LF/VF512
2 seconds (typical) for SST39LF/VF010
4 seconds (typical) for SST39LF/VF020
8 seconds (typical) for SST39LF/VF040
• Automatic Write Timing
– Internal V
PP
Generation
• End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard
– Flash EEPROM Pinouts and command sets
• Packages Available
– 32-lead PLCC
– 32-lead TSOP (8mm x 14mm)
– 48-ball TFBGA (6mm x 8mm) for 1 Mbit
PRODUCT DESCRIPTION
The SST39LF512/010/020/040 and SST39VF512/010/
020/040 are 64K x8, 128K x8, 256K x8 and 5124K x8
CMOS Multi-Purpose Flash (MPF) manufactured with
SST’s proprietary, high performance CMOS SuperFlash
technology. The split-gate cell design and thick oxide tun-
neling injector attain better reliability and manufacturability
compared with alternate approaches. The SST39LF512/
010/020/040 devices write (Program or Erase) with a 3.0-
3.6V power supply. The SST39VF512/010/020/040
devices write with a 2.7-3.6V power supply. The devices
conform to JEDEC standard pinouts for x8 memories.
Featuring high performance Byte-Program, the
SST39LF512/010/020/040 and SST39VF512/010/020/
040 devices provide a maximum Byte-Program time of 20
µsec. These devices use Toggle Bit or Data# Polling to indi-
cate the completion of Program operation. To protect
against inadvertent write, they have on-chip hardware and
Software Data Protection schemes. Designed, manufac-
tured, and tested for a wide spectrum of applications, they
are offered with a guaranteed endurance of 10,000 cycles.
Data retention is rated at greater than 100 years.
The SST39LF512/010/020/040 and SST39VF512/010/
020/040 devices are suited for applications that require
convenient and economical updating of program, configu-
ration, or data memory. For all system applications, they
©2001 Silicon Storage Technology, Inc.
S71150-03-000 6/01
395
1
significantly improves performance and reliability, while low-
ering power consumption. They inherently use less energy
during Erase and Program than alternative flash technolo-
gies. The total energy consumed is a function of the
applied voltage, current, and time of application. Since for
any given voltage range, the SuperFlash technology uses
less current to program and has a shorter erase time, the
total energy consumed during any Erase or Program oper-
ation is less than alternative flash technologies. These
devices also improve flexibility while lowering the cost for
program, data, and configuration storage applications.
The SuperFlash technology provides fixed Erase and Pro-
gram times, independent of the number of Erase/Program
cycles that have occurred. Therefore the system software
or hardware does not have to be modified or de-rated as is
necessary with alternative flash technologies, whose Erase
and Program times increase with accumulated Erase/Pro-
gram cycles.
To meet surface mount requirements, the SST39LF512/
010/020/040 and SST39VF512/010/020/040 devices are
offered in 32-lead PLCC and 32-lead TSOP packages. The
39LF/VF010 is also offered in a 48-ball TFBGA package.
See Figures 1 and 2 for pinouts.
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF is a trademark of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.
这个程序为什么会停下来?
使用STM32F103C8,IAR6.4。配置USART1 为 115200,8b,1stopbit。TIM2 :TIM_Period = 2000,TIM_Prescaler = 36000-1。analysis_string()函数中定义了两个数组,uint8_t buffer={0}; uint8_t str ......
thinkcode stm32/stm8
十大编程算法助程序员走上大神之路
算法一:快速排序算法快速排序是由东尼·霍尔所发展的一种排序算法。在平均状况下,排序 n 个项目要Ο(n log n)次比较。在最坏状况下则需要Ο(n2)次比较,但这种状况并不常见。事实上,快速排序 ......
chenzhufly 嵌入式系统
为什么用Writefile对某ENDPOINT写数据正常,而用DeviceIOControl蓝屏
1.驱动程序写Write函数,指定固定断点endpoint0,submitURB 在应用程序调用writefile 写数据正常 2.驱动程序定义IOCTLCODE,写函数BULKWrite,获取pipenum,得到endpoint0,然后submitURB 在 ......
烟头小徐 嵌入式系统
全国大学生电子设计竞赛大家准备好了吗?
本帖最后由 paulhyde 于 2014-9-15 09:16 编辑 鉴于竞赛在即,c8051f网络为了更好的服务于参赛选手,特别推出器件促销活动如下: 1,活动期间凡购买C8051f单片机仿真器或c8051f330学习板: ......
c8051f330 电子竞赛
关于FPGA的开发环境
各位大虾: 小弟为FPGA初学菜鸟,想完成一个8051 IP软核嵌入FPGA的Soc的实验,我想问一下2个问题: 1.支持ACTEL FPGA开发的集成设计环境Libero是否已经包括所有的调试工具?如逻辑仿真器、逻 ......
gf305_2008 FPGA/CPLD
这样从TI官网上下载源代码 方法
以MSP430f169为例简单说明如下: 1)进入ti官网:http://www.ti.com.cn 2)所有的搜索栏填入:msp430f2132 点击后面的搜索标志 3)你会看到下面有好多相关资料。 4)最重要的是其中的datash ......
Jacktang 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2726  277  848  2768  2759  11  34  36  23  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved