电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS46LR16400B-6BLA1-TR

产品描述Cache DRAM Module, 4MX16, 5.5ns, CMOS, PBGA60, 8 X 10 MM, LEAD FREE, MO-207, TFBGA-60
产品类别存储    存储   
文件大小1MB,共42页
制造商Integrated Silicon Solution ( ISSI )
标准  
下载文档 详细参数 选型对比 全文预览

IS46LR16400B-6BLA1-TR概述

Cache DRAM Module, 4MX16, 5.5ns, CMOS, PBGA60, 8 X 10 MM, LEAD FREE, MO-207, TFBGA-60

IS46LR16400B-6BLA1-TR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Integrated Silicon Solution ( ISSI )
包装说明TFBGA, BGA60,9X10,32
Reach Compliance Codecompliant
访问模式FOUR BANK PAGE BURST
最长访问时间5.5 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
交错的突发长度2,4,8,16
JESD-30 代码R-PBGA-B60
JESD-609代码e3
长度10 mm
内存密度67108864 bit
内存集成电路类型CACHE DRAM MODULE
内存宽度16
湿度敏感等级1
功能数量1
端口数量1
端子数量60
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装等效代码BGA60,9X10,32
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)225
电源1.8 V
认证状态Not Qualified
刷新周期4096
筛选级别AEC-Q100
座面最大高度1.1 mm
自我刷新YES
连续突发长度2,4,8,16
最大待机电流0.00001 A
最大压摆率0.085 mA
最大供电电压 (Vsup)1.95 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
Preliminary Information
IS43/46LR16400B
1M
x
16Bits
x
4Banks Mobile DDR SDRAM
Description
The IS43/46LR16400B is 67,108,864 bits CMOS Mobile Double Data Rate Synchronous DRAM organized as 4 banks of 1,048,576 words x 16
bits. This product uses a double-data-rate architecture to achieve high-speed operation. The Data Input/ Output signals are transmitted on a
16-bit bus. The double data rate architecture is essentially a 2
N
prefetch architecture with an interface designed to transfer two data words
per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The
data paths are internally pipelined and 2n-bits prefetched to achieve very high bandwidth. All input and output voltage levels are compatible
with LVCMOS.
Features
• JEDEC standard 1.8V power supply.
• VDD = 1.8V, VDDQ = 1.8V
• Four internal banks for concurrent operation
• MRS cycle with address key programs
- CAS latency 2, 3 (clock)
- Burst length (2, 4, 8, 16)
- Burst type (sequential & interleave)
• Fully differential clock inputs (CK, /CK)
• All inputs except data & DM are sampled at the rising
edge of the system clock
• Data I/O transaction on both edges of data strobe
• Bidirectional data strobe per byte of data (DQS)
• DM for write masking only
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• 64ms refresh period (4K cycle)
• Auto & self refresh
• Concurrent Auto Precharge
• Maximum clock frequency up to 166MHZ
• Maximum data rate up to 333Mbps/pin
• Power Saving support
- PASR (Partial Array Self Refresh)
- Auto TCSR (Temperature Compensated Self Refresh)
- Deep Power Down Mode
- Programmable Driver Strength Control by Full Strength
or 1/2, 1/4, 1/8 of Full Strength
• LVCMOS compatible inputs/outputs
• 60-Ball FBGA package
Copyright © 2011 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its
products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services
described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information
and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or
malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or
effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to
its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Rev. 0A | Nov. 2011
www.issi.com
- dram@issi.com
1

IS46LR16400B-6BLA1-TR相似产品对比

IS46LR16400B-6BLA1-TR IS46LR16400B-6BLA2-TR
描述 Cache DRAM Module, 4MX16, 5.5ns, CMOS, PBGA60, 8 X 10 MM, LEAD FREE, MO-207, TFBGA-60 DRAM
厂商名称 Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI )
Reach Compliance Code compliant compli

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 771  215  382  1276  2053  49  36  22  55  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved