电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT7MPV6255

产品描述256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO
文件大小54KB,共7页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT7MPV6255概述

256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO

文档预览

下载PDF文档
256KB AND 512KB SECONDARY
CACHE MODULES FOR THE
PowerPC™
Integrated Device Technology, Inc.
IDT7MPV6253
IDT7MPV6255/56
FEATURES
• For CHRP based PowerPC™ systems.
• Asynchronous and pipelined burst SRAM options in the
same module pinout
• Low-cost, low-profile card edge module with 178 leads
• Uses Burndy Computerbus™ connector, part number
ELF182KSC-3Z50
• Operates with external PowerPC CPU speeds up to
66MHz
• Separate 5V (±5%) and 3.3V (+10/-5%) power supplies
• Multiple GND pins and decoupling capacitors for maxi-
mum noise immunity
• Presence Detect output pins allow the system to deter-
mine the particular cache configuration.
x 8 asynchronous static RAMs and the IDT7MPV6255/56 use
IDT’s 71V432 32K x 32 pipelined synchronous burst static
RAMs in plastic surface mount packages mounted on a
multilayer epoxy laminate (FR-4) board. In addition, each of
the modules uses the IDT 71216 16K x 15 Cache-Tag static
RAM and IDT FCT logic. Extremely high speeds are achieved
using IDT’s high-reliability, low cost CMOS technology.
The low profile card edge package allows 178 signal leads
to be placed on a package 5.06" long, a maximum of 0.250"
thick and a maximum of 1.08" tall. The module space savings
versus discrete components allows the OEM to design addi-
tional functions onto the system or to shrink the size of the
motherboard for reduced cost.
All inputs and outputs are LVTTL-compatible, and operate
from separate 5V (±5%) and 3.3V (+10/-5%) power supplies.
Multiple GND pins and on-board decoupling capacitors en-
sure maximum protection from noise.
DESCRIPTION
The IDT7MPV6253/55/56 modules belong to a family of
secondary caches intended for use with PowerPC CPU-
based systems. The IDT7MPV6253 uses IDT’s 71V256 32K
FUNCTIONAL BLOCK DIAGRAM
IDT7MPV6253 – 256KB ASYNCHRONOUS VERSION
A
14
- A
26
ALE
ADDR
A0
ADDR
A1
SRAM OE
1
WE#
0
32K x 8
Asynchronous
SRAM
32K x 8
Asynchronous
SRAM
32K x 8
Asynchronous
SRAM
32K x 8
Asynchronous
SRAM
8
13
Latch
13
PD
0
PD
1
PD
2
ADDR
A0
ADDR
A1
SRAM OE
0
DH
0
- DH
7
WE#
4
32K x 8
Asynchronous
SRAM
32K x 8
Asynchronous
SRAM
32K x 8
Asynchronous
SRAM
32K x 8
Asynchronous
SRAM
8
PD
3
DL
0
- DL
7
WE#
1
8
DH
8
- DH
15
WE#
5
8
DL
8
- DL
15
WE#
2
8
DH
16
- DH
23
WE#
6
8
DL
16
- DL
23
WE#
3
STANDBY
A
14
- A
26
TWE#
TOE#
STANDBY
TCLR#
TVALID
DIRTYIN
CLK
2
13
8
DH
24
- DH
31
WE#
7
STANDBY
12
8
DL
24
- DL
31
A
2
- A
13
TMATCH
8K x 12
Tag Field
8K x 2
Status
DIRTYOUT
drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc. PowerPC is a trademark of IBM. Computerbus is trademark of Burndy.
COMMERCIAL TEMPERATURE RANGE
©1996
Integrated Device Technology, Inc.
JUNE 1996
DSC-3608/2
1

IDT7MPV6255相似产品对比

IDT7MPV6255 IDT7MPV6253 IDT7MPV6253S66M IDT7MPV6253S15M IDT7MPV6255S15M IDT7MPV6256 IDT7MPV6255S66M IDT7MPV6256S66M IDT7MPV6256S15M
描述 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO 256KB AND 512KB SECONDARY CACHE MODULES FOR THE PowerPCO
高分请教关于KITL的问题
1 KITL信号通道的建立是在EBOOT阶段还是CE OS 启动阶段产生的? 2 CESH 是必须建立在KITL连接之上吗? 请前辈赐教,马上结贴!...
qing_yx 嵌入式系统
光控电子开关
...
lorant
时序仿真正确,RTL视图中输入引脚没连上任何信号
时序仿真是正确的,但rtl视图上有些引脚就是没连上,我编了一个小程序试了试,输入为16位,当输出为16位时,rtl输入引脚连接上了,但为虚线,当输出为32位时,输入引脚就没连接上,很奇怪啊,is ......
1559638992 FPGA/CPLD
美国打造“主动”疏导交通的智能交通系统
50年前,美国总统艾森豪威尔签署的《联邦补助公路法案》催生了美国州际公路系统,这张总长度42795英里的高速公路网虽然从根本上改变了当时美国的交通状况,但是却无法应对目前日益严重的交通需 ......
frozenviolet 汽车电子
IC设计建模:设计公司、EDA、封装厂商新的合作方式(个人在项目中的一些体会)
刚进入实验室几个星期,谈谈自己的一些心得体会,希望能与各位设计高手多多交流,请大家多指教:进入深亚微米设计时代,IC设计再也不可能是仅仅是IC设计人员的事情了,更小的尺寸所带来的诸如寄 ......
ys3663391 FPGA/CPLD
诚信聘请研发工程师
我公司生产医疗电子相关设备,与大学合作进行研发,现诚聘研发工程师1-2名,主要工作是接收已开发完成的项目,完善产品技术档案,已经解决一些bug,要求熟悉FPGA和嵌入式,待遇从优,广州市区上 ......
viewmed 求职招聘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2191  1732  1766  643  752  53  31  49  19  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved