电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT646CSO

产品描述FAST CMOS OCTAL TRANSCEIVER/REGISTER
文件大小60KB,共8页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT74FCT646CSO概述

FAST CMOS OCTAL TRANSCEIVER/REGISTER

文档预览

下载PDF文档
®
FAST CMOS OCTAL
TRANSCEIVER/REGISTER
IDT54/74FCT646
IDT54/74FCT646A
IDT54/74FCT646C
Integrated Device Technology, Inc.
FEATURES:
IDT54/74FCT646 equivalent to FAST™ speed;
IDT54/74FCT646A 30% faster than FAST
IDT54/74FCT646C 40% faster than FAST
Independent registers for A and B buses
Multiplexed real-time and stored data
I
OL
= 64mA (commercial) and 48mA (military)
CMOS power levels (1mW typical static)
TTL input and output level compatible
CMOS output level compatible
Available in 24-pin (300 mil) CERDIP, plastic DIP, SOIC,
CERPACK and 28-pin LCC
• Product available in Radiation Tolerant and Radiation
Enhanced Versions
• Military product compliant to MIL-STD-883, Class B
DESCRIPTION:
The IDT54/74FCT646/A/C consists of a bus transceiver
with 3-state D-type flip-flops and control circuitry arranged for
multiplexed transmission of data directly from the data bus or
from the internal storage registers.
The IDT54/74FCT646/A/C utilizes the enable control (
G
)
and direction (DIR) pins to control the transceiver functions.
SAB and SBA control pins are provided to select either real
time or stored data transfer. The circuitry used for select
control will eliminate the typical decoding glitch that occurs in
a multiplexer during the transition between stored and real-
time data. A LOW input level selects real-time data and a
HIGH selects stored data.
Data on the A or B data bus or both can be stored in the
internal D flip flops by LOW-to-HIGH transitions at the
appropriate clock pins (CPAB or CPBA) regardless of the
select or enable control pins.
FUNCTIONAL BLOCK DIAGRAM
G
DIR
CPBA
SBA
CPAB
SAB
1 OF 8 CHANNELS
B REG
1D
C
1
A
1
A REG
1D
C
1
B
1
TO 7 OTHER CHANNELS
2536 drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
FAST is a registered trademark of National Semiconductor Co.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1992
Integrated Device Technology, Inc.
MAY 1992
DSC-4626/2
7.18
1
2008年最新出版的嵌入式设计教材,抢鲜分享四
刚从国外拿过来,还热的呢...
besk 嵌入式系统
电路级静电防护设计技巧与ESD防护方法
静电放电(ESD)理论研究的已经相当成熟,为了模拟分析静电事件,前人设计了很多静电放电模型。 常见的静电模型有:人体模型(HBM),带电器件模型,场感应模型,场增强模型,机器模型和 ......
okhxyyo 电源技术
电信回应电缆凶手指责 一切由电管局报告为准
个人认为:到处布满了线的天空是不会美丽的,为何电信电力供水不一起解决问题呢?如果和大城市接轨,那就要也和国外学,看了虎胆龙威系列就知道,人家老早把线放入地下了,看来国内的规划确实有 ......
lopopo 聊聊、笑笑、闹闹
弱弱的问一句:21ic和ee成为一家了吗
本帖最后由 鑫海宝贝 于 2013-12-29 17:26 编辑 今天搜个资料无意中发现了,下面图片的效果 ...
鑫海宝贝 综合技术交流
FPGA:同步复位,异步复位以及异步复位同步释放
1.同步复位(Synchronous Reset) 来看一个简单的同步复位的D触发器,Verilog代码如下: module d_ff ( clk, rst_n, datain, dataout ); input clk; input rst_n; input datain; ouput dataout; ......
eeleader FPGA/CPLD
标准串口波特率最高为115200,但我的USB设备虚拟成串口后需要230400的波特率,程序中如何解决?
如题,请各位高手出手相助阿! 多谢多谢!...
dltskp 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1662  2136  1167  2141  2377  48  54  17  26  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved