电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT543CTPB

产品描述FAST CMOS OCTAL LATCHED TRANSCEIVER
文件大小79KB,共7页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT74FCT543CTPB概述

FAST CMOS OCTAL LATCHED TRANSCEIVER

文档预览

下载PDF文档
FAST CMOS
OCTAL LATCHED
TRANSCEIVER
Integrated Device Technology, Inc.
IDT54/74FCT543T/AT/CT/DT
IDT54/74FCT2543T/AT/CT
FEATURES:
• Common features:
– Low input and output leakage
≤1µA
(max.)
– CMOS power levels
– True TTL input and output compatibility
– V
OH
= 3.3V (typ.)
– V
OL
= 0.3V (typ.)
– Meets or exceeds JEDEC standard 18 specifications
– Product available in Radiation Tolerant and Radiation
Enhanced versions
– Military product compliant to MIL-STD-883, Class B
and DESC listed (dual marked)
– Available in DIP, SOIC, SSOP, QSOP, CERPACK
and LCC packages
• Features for FCT543T:
– Std., A, C and D speed grades
– High drive outputs (-15mA I
OH
, 64mA I
OL
)
– Power off disable outputs permit “live insertion”
• Features for FCT2543T:
– Std., A, and C speed grades
– Resistor outputs (-15mA I
OH
, 12mA I
OL
Com.)
(-12mA I
OH
, 12mA I
OL
Mil.)
– Reduced system switching noise
DESCRIPTION:
The FCT543T/FCT2543T is a non-inverting octal trans-
ceiver built using an advanced dual metal CMOS technology.
This device contains two sets of eight D-type latches with
separate input and output controls for each set. For data flow
from A to B, for example, the A-to-B Enable (
CEAB
) input must
be LOW in order to enter data from A
0
–A
7
or to take data from
B
0
–B
7
, as indicated in the Function Table. With
CEAB
LOW,
a LOW signal on the A-to-B Latch Enable (
LEAB
) input makes
the A-to-B latches transparent; a subsequent LOW-to-HIGH
transition of the
LEAB
signal puts the A latches in the storage
mode and their outputs no longer change with the A inputs.
With
CEAB
and
OEAB
both LOW, the 3-state B output buffers
are active and reflect the data present at the output of the A
latches. Control of data from B to A is similar, but uses the
CEBA
,
LEBA
and
OEBA
inputs.
The FCT2543T has balanced output drive with current
limiting resistors. This offers low ground bounce, minimal
undershoot and controlled output fall times-reducing the need
for external series terminating resistors. FCT2xxxT parts are
plug-in replacements for FCTxxxT parts.
FUNCTIONAL BLOCK DIAGRAM
DETAIL A
D
LE
A
0
Q
D
LE
Q
B
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
DETAIL A x 7
B
1
B
2
B
3
B
4
B
5
B
6
B
7
OEBA
OEAB
CEBA
LEBA
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
CEAB
2613 drw 01
LEAB
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1995
Integrated Device Technology, Inc.
JANUARY 1995
DSC-4203/5
6.17
1
请版主看看有没有更好的方法实现两对同时更新的PWM波形
我想做两对同时更新的PWM波形,一对是原数据,一对是调整后的数据,它们更新要同步,即四通道的PWM脉冲同时更新,内容不一样但数组的索引是相同的,TIM1只有三通道,不能满足要求,所以用T ......
mz_flying stm32/stm8
新手请教一个关于debug的问题
在windriver workbench里 Vxworks bootloader / BSP project和Vxworks image 两种工程是不是不能debug?? 我的bsp在bulid为bootrom时 总是编译出错 却不知道怎么改!!...
lockwe 嵌入式系统
马上就要全国电子科技大赛了感觉还什么都不会,怎么办,需要准备什么
马上就要全国电子科技大赛了感觉还什么都不会,怎么办,需要准备什么,求大神指教 ...
三木君 电子竞赛
PC的键盘,鼠标接口是怎么和CPU连接的呢?
我们得普通PC的键盘,鼠标接口是怎么和CPU连接的呢? 直接连接到CPU吗? 明白的朋友帮忙啊!我没有学习过硬件,对接口总线都有些模糊。 谢谢大家!...
hc2007 嵌入式系统
我更改指令系统,需要自己做汇编编译器啊,怎么弄、?
更改指令系统,需要自己做汇编编译器啊,怎么弄、?...
xingwang 嵌入式系统
EEWORLD大学堂---- Arria V GZ的宽带接口:具有1600 Mbps DDR3存储器
Arria V GZ的宽带接口:具有1600 Mbps DDR3存储器:https://training.eeworld.com.cn/course/2128...
chenyy FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 619  2604  1759  1836  1230  9  56  39  35  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved