Chooses reference between SYNC (0) & SYNC (1). (Refer to functional block diagram).
Selects between
÷
1 and
÷
2 frequency options. (Refer to functional block diagram).
Feedback input to phase detector.
Input for external loop filter connection.
Clock output.
Inverted clock output.
Clock output (2 x Q frequency).
Clock output (Q frequency
÷
2).
Indicates phase lock has been achieved (HIGH when locked).
Asynchronous reset (active LOW) and output enable (active HIGH). When HIGH, outputs are
enabled. When LOW, outputs are in HIGH impedance.
Disables phase-lock for low frequency testing. (Refer to functional block diagram).
3052 tbl 01
Description
Q5
2Q
Q/2
LOCK
OE/
RST
PLL_EN
9.8
2
IDT54/74FCT388915T 70/100/133/150
3.3V LOW SKEW PLL-BASED CLOCK DRIVER
MILITARY AND COMMERCIAL TEMPERATURE RANGES
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
Rating
V
TERM(2)
Terminal Voltage
with Respect to
GND
V
TERM(3)
Terminal Voltage
with Respect to
GND
(4)
Terminal Voltage
V
TERM
with Respect to
GND
T
A
Operating
Temperature
T
BIAS
Temperature
Under Bias
T
STG
Storage
Temperature
I
OUT
DC Output
Current
Commercial
Military
–0.5 to +4.6 –0.5 to +4.6
Unit
V
CAPACITANCE
(T
A
= +25°C, f = 1.0MHz)
Symbol
Parameter
(1)
C
IN
Input
Capacitance
C
OUT
Output
Capacitance
Conditions
V
IN
= 0V
V
OUT
= 0V
Typ.
4.5
5.5
Max. Unit
6.0
pF
8.0
pF
3052 lnk 03
–0.5 to +7.0
–0.5 to +7.0
V
NOTE:
1. This parameter is measured at characterization but not tested.
–0.5 to V
CC
+0.5
0 to +70
–55 to +125
–55 to +125
–60 to +60
–0.5 to V
CC
+0.5
–55 to +125
–65 to +135
–65 to +150
–60 to +60
V
°C
°C
°C
mA
3052 tbl 02
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RAT-
INGS may cause permanent damage to the device. This is a stress rating
only and functional operation of the device at these or any other conditions
above those indicated in the operational sections of this specification is
not implied. Exposure to absolute maximum rating conditions for ex-
tended periods may affect reliability.
2. Vcc terminals.
3. Input terminals.
4. Output and I/O terminals.
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
Commercial: T
A
= 0°C to 70°C, V
CC
= 3.3V
±0.3V
Symbol
V
IH
V
IL
I
I H
I
I L
I
OZH
I
OZL
V
IK
I
ODH
I
ODL
V
OH
V
OL
V
H
I
CCL
I
CCH
I
CCZ
Parameter
Input HIGH Level
Input LOW Level
Input HIGH Current
Input LOW Current
High Impedance Output Current
(3-State Output Pins)
Clamp Diode Voltage
Output Drive Current
Output Drive Current
Output HIGH Voltage
Output LOW Voltage
Input Hysteresis
Quiescent Power Supply Current
V
CC
= Max.
Test Conditions
(1)
Guaranteed Logic HIGH Level
Guaranteed Logic LOW Level
V
CC
= Max.
V
I
= 5.5V
V
I
= GND
V
O
= V
CC
V
O
= GND
V
CC
= Min., I
IN
= –18mA
V
CC
= Max., V
IN
= V
IH
or V
IL
, V
O
= 1.5V
(3)
V
CC
= Max., V
IN
= V
IH
or V
IL
, V
O
= 1.5V
(3)
V
CC
= Min.
V
CC
= Min.
—
V
CC
= Max., V
IN
= GND or V
CC
(Test mode)
I
OH
= –16mA
I
OL
= 32mA
Min.
2.0
–0.5
—
—
—
—
—
–36
50
2.4
(5)
—
—
—
Typ.
(2)
—
—
—
—
—
—
–0.7
—
—
3.0
0.3
100
2.0
Max.
5.5
0.8
±1
±1
±1
±1
–1.2
—
—
—
0.5
—
4.0
Unit
V
V
µA
µA
µA
µA
V
mA
mA
V
V
mV
mA
NOTES:
1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at V
CC
= 3.3V, +25°C ambient.
3. Not more than one output should be tested at one time. Duration of the test should not exceed one second.
4. This parameter is guaranteed but not tested.
5. V
OH
= V
CC
- 0.6V at rated current.
3052 tbl 04
9.8
3
IDT54/74FCT388915T 70/100/133/150
3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER
MILITARY AND COMMERCIAL TEMPERATURE RANGES
POWER SUPPLY CHARACTERISTICS
Symbol
∆I
CC
I
CCD
C
PD
I
C
Parameter
Quiescent Power Supply Current
TTL Inputs HIGH
Dynamic Power Supply
Current
(4)
Power Dissipation Capacitance
Total Power Supply Current
(6)
V
CC
= Max.
V
IN
=
V
CC
–2.1V
(3)
V
IN
= V
CC
V
IN
= GND
—
—
—
0.2
15
30
0.3
25
60
mA/
MHz
pF
mA
V
CC
= Max.
All Outputs Open
50% Duty Cycle
V
CC
= Max.
PLL_EN = 1, LOCK = 1, FEEDBACK = Q4
SYNC frequency = 50MHz. All bits loaded with
15pF
V
CC
= Max.
PLL_EN = 1, LOCK = 1, FEEDBACK = Q4
SYNC frequency = 50MHz. All bits loaded with
50Ω Thevenin termination and 20pF
3052 tbl 05
NOTES:
1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at V
CC
= 3.3V, +25°C ambient.
3. Per TTL driven input. All other inputs at V
CC
or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations. It is derived with Q frequency as the reference.
5. Values for these conditions are examples of the I
CC
formula. These limits are guaranteed but not tested.
6. I
C
= I
QUIESCENT
+ I
INPUTS
+ I
DYNAMIC
I
C
= I
CC
+
∆I
CC
D
H
N
T
+ I
CCD
(f) + I
LOAD
I
CC
= Quiescent Current (I
CCL
,
I
CCH
and I
CCZ
)
∆I
CC
= Power Supply Current for a TTL High Input (V
IN
= 3.4V)
D
H
= Duty Cycle for TTL Inputs High
N
T
= Number of TTL Inputs at D
H
I
CCD
= Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
f =2Q Frequency
I
LOAD
= Dynamic Current due to load.
Test Conditions
(1)
V
IN
= V
CC
–0.6V
(3)
Min.
—
Typ.
(2)
2.0
Max.
30
Unit
µA
—
90
120
mA
SYNC INPUT TIMING REQUIREMENTS
Symbol
Parameter
T
RISE/FALL
Rise/Fall Times,
SYNC inputs
(0.8V to 2.0V)
Frequency Input Frequency,
SYNC Inputs
Duty Cycle Input Duty Cycle,
SYNC Inputs
Min.
—
Max.
3.0
Unit
ns
10.0
(1)
25%
2Q fmax
75%
MHz
—
3052 tbl 06
OUTPUT FREQUENCY SPECIFICATIONS
Max.
Symbol
f2Q
fQ
fQ/2
Parameter
Operating frequency 2Q Output
Operating frequency Q0-Q4,
Q
5 Outputs
Operating frequency Q/2 Output
Min.
40
20
10
70
70
35
17.5
100
100
50
25
(2)
133
133
66.7
33.3
150
150
75
37.5
Unit
MHz
MHz
MHz
3052 tbl 07
NOTES:
1. Note 7 in "General AC Specification Notes" and Figure 3 describes this specification and its actual limits depending on the feedback connection.
2. Maximum operating frequency is guaranteed with the part in a phase locked condition and all outputs loaded.
9.8
4
IDT54/74FCT388915T 70/100/133/150
3.3V LOW SKEW PLL-BASED CLOCK DRIVER
MILITARY AND COMMERCIAL TEMPERATURE RANGES
SWITCHING CHARACTERISTICS OVER OPERATING RANGE
Symbol
t
RISE/FALL
All Outputs
t
PULSE WIDTH (3)
Q,
Q
, Q/2 outputs
(3)
t
PULSE WIDTH
2Q Output
(3)
Parameter
Rise/Fall Time
(between 0.8V and 2.0V)
Output Pulse Width
Q0-Q4,
Q
5, Q/2, @ 1.5V
Output Pulse Width
2Q @ 1.5V
Load = 50Ω to
V
CC
/2, C
L
= 20pF
0.1µF from LF to
Analog GND
(5)
Load = 50Ω to
V
CC
/2, C
L
= 20pF
Condition
(1)
Load = 50Ω to
V
CC
/2, C
L
= 20pF
Min.*
0.2
(2)
Max.*
1.5
0.5t
CYCLE
+ 0.5
(5)
0.5t
CYCLE
+ 0.7
(5)
+0.5
Unit
ns
ns
ns
ns
Load = 50Ω to
0.5t
CYCLE
– 0.5
(5)
V
CC
/2, C
L
= 20pF
0.5t
CYCLE
– 0.7
(5)
–0.5
SYNC input to FEEDBACK delay
t
PD
(3)
(measured at SYNC0 or 1 and FEEDBACK
SYNC-FEEDBACK
input pins)
t
SKEW
r
(rising)
(3,4)
t
SKEW
f
(falling)
(3,4)
t
SKEW
all
t
LOCK (6)
(3,4)
Output to Output Skew
between outputs 2Q, Q0-Q4,
Q/2 (rising edges only)
Output to Output Skew
between outputs Q0-Q4 (falling edges only)
Output to Output Skew
2Q, Q/2, Q0-Q4 rising,
Q
5 falling
Time required to acquire
Phase-Lock from time
SYNC input signal is received
Output Enable Time
OE/
RST
(LOW-to-HIGH) to Q, 2Q, Q/2,
Q
Output Disable Time
OE/
RST
(HIGH-to-LOW) to Q, 2Q, Q/2,
Q
—
250
ps
—
—
1
(2)
250
350
10
ps
ps
ms
t
PZH
t
PZL
t
PHZ
t
PLZ
3
(2)
3
(2)
14
14
ns
ns
3052 tbl 08
GENERAL AC SPECIFICATION NOTES:
* PRELIMINARY.
1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested.
3. These specifications are guaranteed but not production tested.
4. Under equally loaded conditions, as specified under test conditions and at a fixed temperature and voltage.
5. t
CYCLE
= 1/frequency at which each output (Q,
Q
, Q/2 or 2Q) is expected to run.
6. With V
CC
fully powered-on and an output properly connected to the FEEDBACK pin. t
1、引言 汽车污染是当前人们最为关心和急需解决的重要课题之一。作为汽车排气污染物的检测的重要方法,简易瞬态工况法(VMAS法,IG法)可以统计排放总质量,监控车辆的真实排放情况,设备成本不高,测量比较准确,与新车认证检测结果具有相关性,可以检测NO相关因子等一系列优点,成为人们研究的热点。VMAS(Vehicle Mass Analysis System)检测方法在美国和欧洲都有很好的应用基础,...[详细]
三星刚出的旗舰新机Galaxy S III固然不错,但是高昂的价格不是每个人都能承受的起。昨天我们报道了一部山寨版的i9300,而现在该机价格和具体配置已经全部出炉。 这款山寨的Galaxy S III名叫HDC Galaxy S3,其外形甚至UI界面都与原型机异常相似。该机的三围为138×70×9.2mm,配备了一块4.7寸触摸屏,分辨率只有800×480像素。
该机还搭载了...[详细]