电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT388915T100J

产品描述3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
文件大小99KB,共11页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT74FCT388915T100J概述

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

文档预览

下载PDF文档
IDT54/74FCT388915T 70/100/133/150
3.3V LOW SKEW PLL-BASED CLOCK DRIVER
MILITARY AND COMMERCIAL TEMPERATURE RANGES
Integrated Device Technology, Inc.
3.3V LOW SKEW PLL-BASED
CMOS CLOCK DRIVER
(WITH 3-STATE)
IDT54/74FCT388915T
70/100/133/150
PRELIMINARY
is fed back to the PLL at the FEEDBACK input resulting in
essentially zero delay across the device. The PLL consists of
• 0.5 MICRON CMOS Technology
the phase/frequency detector, charge pump, loop filter and
• Input frequency range: 10MHz – f2Q Max. spec
VCO. The VCO is designed for a 2Q operating frequency
(FREQ_SEL = HIGH)
range of 40MHz to f2Q Max.
• Max. output frequency: 150MHz
The IDT54/74FCT388915T provides 8 outputs with 350ps
• Pin and function compatible with FCT88915T, MC88915T
skew. The
Q5
output is inverted from the Q outputs. The 2Q
• 5 non-inverting outputs, one inverting output, one 2x
runs at twice the Q frequency and Q/2 runs at half the Q
output, one
÷2
output; all outputs are TTL-compatible
frequency.
• 3-State outputs
The FREQ_SEL control provides an additional
÷
2 option in
• Output skew < 350ps (max.)
the output path. PLL _EN allows bypassing of the PLL, which
• Duty cycle distortion < 500ps (max.)
is useful in static test modes. When PLL_EN is low, SYNC
• Part-to-part skew: 1ns (from t
PD
max. spec)
input may be used as a test clock. In this test mode, the input
• 32/–16mA drive at CMOS output voltage levels
frequency is not limited to the specified range and the polarity
• V
CC
= 3.3V
±
0.3V
of outputs is complementary to that in normal operation
• Inputs can be driven by 3.3V or 5V components
(PLL_EN = 1). The LOCK output attains logic HIGH when the
• Available in 28 pin PLCC, LCC and SSOP packages
PLL is in steady-state phase and frequency lock. When OE/
DESCRIPTION:
RST
is low, all the outputs are put in high impedance state and
The IDT54/74FCT388915T uses phase-lock loop technol- registers at Q,
Q
and Q/2 outputs are reset.
ogy to lock the frequency and phase of outputs to the input
The IDT54/74FCT388915T requires one external loop filter
reference clock. It provides low skew clock distribution for component as recommended in Figure 3.
high performance PCs and workstations. One of the outputs
FEATURES:
FUNCTIONAL BLOCK DIAGRAM
FEEDBACK
Phase/Freq.
Detector
Voltage
Controlled
Oscilator
LF
REF_SEL
PLL_EN
0
1
Mux
2Q
(
÷
1)
(
÷
2)
1M
u
x
0
D
Q
LOCK
0M
u
1x
Charge Pump
SYNC (0)
SYNC (1)
Q0
Q1
Divide
-By-2
FREQ_SEL
OE/RST
CP
R
Q
D
CP
R
D
CP
R
D
CP
D
CP
D
CP
D
CP
R
3052 drw 01
R
R
R
Q
Q
Q2
Q
Q3
Q
Q4
Q5
Q
Q
Q/2
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1995
Integrated Device Technology, Inc.
AUGUST 1995
DSC-4243/1
9.8
9.8
1
1
【九月分享DIY】很少焊东西了,都是些陈年旧物
本帖最后由 辛昕 于 2015-10-14 02:04 编辑 先简单说说,如题,我很久没怎么焊东西了,因为我的注意力早就不放在这上面了,至今DIY电路板也没什么进步,还是那德行。所以这里没有什么 ......
辛昕 综合技术交流
分享是一种快乐!
分享:) :) :)...
w_alex FPGA/CPLD
受不了接线地狱了,给stm32f4 discovery 做了个shield,现在接lcd终于爽了
79757网上看很多洋人国人都在玩f4的discovery板,也有很多人说要做shield,但是一直没有看到有结果出现.自己玩用fsmc接lcd,背后太多线了,而且不怎么稳定,常常出燥点什么的,于是一时性起,索性自己 ......
ilovezeno stm32/stm8
运算放大器用做比较器时的一些问题
背景:运放放大器采用正反馈设定滞回阈值,在运放的负端输入要比较的信号,运放输出端驱动一个NMOS管作为逻辑转换。 1.外部信号先输入,运放后供电时,运放是否会被搞死?什么情况下出现? ......
在学习的路上 模拟电子
EEWORLD大学堂----直播回放 - Cytech 携手 ADI : 隔离系统设计的隐藏成本
直播回放 - Cytech 携手 ADI : 隔离系统设计的隐藏成本:https://training.eeworld.com.cn/course/5627...
hi5 综合技术交流
我的易电源周计划
...
ltbytyn 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2718  2454  1056  467  1564  55  50  22  10  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved