电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT2648TEB

产品描述FAST CMOS OCTAL TRANSCEIVER/ REGISTERS (3-STATE)
文件大小122KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT74FCT2648TEB概述

FAST CMOS OCTAL TRANSCEIVER/ REGISTERS (3-STATE)

文档预览

下载PDF文档
FAST CMOS OCTAL
TRANSCEIVER/
REGISTERS (3-STATE)
Integrated Device Technology, Inc.
IDT54/74FCT646T/AT/CT/DT - 2646T/AT/CT
IDT54/74FCT648T/AT/CT
IDT54/74FCT652T/AT/CT/DT - 2652T/AT/CT
FEATURES:
• Common features:
– Low input and output leakage
≤1µA
(max.)
– Extended commercial range of –40°C to +85°C
– CMOS power levels
– True TTL input and output compatibility
– V
OH
= 3.3V (typ.)
– V
OL
= 0.3V (typ.)
– Meets or exceeds JEDEC standard 18 specifications
– Product available in Radiation Tolerant and Radiation
Enhanced versions
– Military product compliant to MIL-STD-883, Class B
and DESC listed (dual marked)
– Available in DIP, SOIC, SSOP, QSOP, TSSOP,
CERPACK and LCC packages
• Features for FCT646T/648T/652T:
– Std., A, C and D speed grades
– High drive outputs (-15mA I
OH
, 64mA I
OL
)
– Power off disable outputs permit “live insertion”
• Features for FCT2646T/2652T:
– Std., A, and C speed grades
– Resistor outputs (-15mA I
OH
, 12mA I
OL
Com.)
(-12mA I
OH
, 12mA I
OL
Mil.)
– Reduced system switching noise
DESCRIPTION:
The FCT646T/FCT2646T/FCT648T/FCT652T/2652T con-
sist of a bus transceiver with 3-state D-type flip-flops and
control circuitry arranged for multiplexed transmission of data
directly from the data bus or from the internal storage regis-
ters.
The FCT652T/FCT2652T utilize GAB and
GBA
signals to
control the transceiver functions. The FCT646T/FCT2646T/
FCT648T utilize the enable control (
G
) and direction (DIR)
pins to control the transceiver functions.
SAB and SBA control pins are provided to select either real-
time or stored data transfer. The circuitry used for select
control will eliminate the typical decoding glitch that occurs in
a multiplexer during the transition between stored and real-
time data. A LOW input level selects real-time data and a
HIGH selects stored data.
Data on the A or B data bus, or both, can be stored in the
internal D flip-flops by LOW-to-HIGH transitions at the appro-
priate clock pins (CPAB or CPBA), regardless of the select or
enable control pins.
The FCT26xxT have balanced drive outputs with current
limiting resistors. This offers low ground bounce, minimal
undershoot and controlled output fall times-reducing the need
for external series terminating resistors. FCT2xxxT parts are
plug-in replacements for FCTxxxT parts.
IDT54/74FCT652/2652
ONLY
GBA
GAB
FUNCTIONAL BLOCK DIAGRAM
IDT54/74FCT646/2646/648
ONLY
G
DIR
CPBA
SBA
CPAB
SAB
B REG
1 OF 8 CHANNELS
1D
C1
646/2646/652/2652
ONLY
A1
A REG
1D
C1
B1
646/2646/652/2652
ONLY
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
2634 drw 01
TO 7 OTHER CHANNELS
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
SEPTEMBER 1996
DSC-2634/9
6.20
1
LM3S8962CAN的时钟问题
请问各位,如果晶振用8M,启用PLL10分频,处理器时钟就是20M,那么这个时候CAN模块的时钟应该是8M呢还是20M?本人刚开始接触LM3S的CAN模块,也看了一些资料,感觉对这个问题都没有很明确的说明。...
ZHANGXUEJIE 微控制器 MCU
ACC、PSW、PC、特殊功能寄存器是在CPU中还是RAM中??
ACC、PSW、PC、特殊功能寄存器是在CPU中还是RAM中?? 按说从寄存器的定义里就明确说了存在于CPU中的高速缓存。如果翻看MSP430的手册就明确R0--R15是CPU的一部分。但是到了51单片机里,除了P ......
zca123 51单片机
下溢中断
(2407) 定时器工作于连续增减模式,下溢中断却进不去? 搜索到以前的帖子 说,在连续增减模式不能发生下溢中断,这个说法得到证实了吗? 我变的小程序如下: start: SETC INTM ;关 ......
ruohanlee 模拟与混合信号
AD采样注意的事项
AD采样注意的事项 1:参考电压需要足够精确,推荐使用外部高精准参考电压. 2:如果PGA可调,增益系数一般是越小噪声越低. 3:一般最好用到满量程,此时AD精度不浪费. 4:如果有偏置,需要进行自 ......
linda_xia 模拟电子
brd文件帮忙转成Altium能打开的,谢谢
brd文件帮忙转下,谢谢!顺便问下要转brd文件allegro装哪个版本比较好? ...
大发明家 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2735  1520  1205  1052  2586  13  20  22  37  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved