电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962H9653601VXA

产品描述Magnitude Comparator, AC Series, 4-Bit, True Output, CMOS, CDFP16, CERAMIC, FP-16
产品类别逻辑    逻辑   
文件大小243KB,共10页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962H9653601VXA概述

Magnitude Comparator, AC Series, 4-Bit, True Output, CMOS, CDFP16, CERAMIC, FP-16

5962H9653601VXA规格参数

参数名称属性值
零件包装代码DFP
包装说明DFP,
针数16
Reach Compliance Codeunknown
ECCN代码3A001.A.1.A
其他特性CASCADABLE
系列AC
JESD-30 代码R-CDFP-F16
JESD-609代码e0
逻辑集成电路类型MAGNITUDE COMPARATOR
位数4
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
输出极性TRUE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
传播延迟(tpd)22 ns
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.921 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量1M Rad(Si) V
宽度6.731 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT54ACS85/UT54ACTS85
4-Bit Comparators
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
1.2μ
CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
UT54ACS85 - SMD 5962-96536
UT54ACTS85 - SMD 5962-96537
DESCRIPTION
The UT54ACS85 and the UT54ACTS85 are 4-bit magnitude
comparators that perform comparison of straight binary and
straight BCD (8-4-2-1) codes. Three fully decoded decisions
about two 4-bit words (A, B) are made and are externally avail-
able at three outputs. Devices are fully expandable to any num-
ber of bits without external gates. The cascading paths of the
devices are implemented with only a two-gate-level delay to
reduce overall comparison times for long words. An alternate
method of cascading which further reduces the comparison time
is shown in the typical application data.
The devices are characterized over full military temperature
range of -55°C to +125°C.
LOGIC SYMBOL
A0
A1
A2
A3
(A<B)IN
(A=B)IN
(A>B)IN
B0
B1
B2
B3
(10)
(12)
(13)
(15)
(2)
(3)
(4)
(9)
(11)
(14)
(1)
3
3
<
=
>
0
B
A
<
=
>
(7)
(6)
(5)
(A<B)OUT
(A=B)OUT
(A>B)OUT
COMP
0
PINOUTS
16-Pin DIP
Top View
B3
(A<B)IN
(A=B)IN
(A>B)IN
(A>B)OUT
(A=B)OUT
(A<B)OUT
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
A3
B2
A2
A1
B1
A0
B0
16-Lead Flatpack
Top View
B3
(A<B)IN
(A=B)IN
(A>B)IN
(A>B)OUT
(A=B)OUT
(A<B)OUT
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
A3
B2
A2
A1
B1
A0
B0
Note:
1. Logic symbol in accordance with ANSI/IEEE standard 91-1984 and IEC
Publication 617-12.
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1334  295  280  2915  115  27  6  59  3  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved