电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V67903S75PF

产品描述256K X 36, 512K X 18 3.3V Synchronous SRAMs 3.3V I/O, Burst Counter Flow-Through Outputs, Single Cycle Deselect
文件大小512KB,共23页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V67903S75PF概述

256K X 36, 512K X 18 3.3V Synchronous SRAMs 3.3V I/O, Burst Counter Flow-Through Outputs, Single Cycle Deselect

文档预览

下载PDF文档
256K X 36, 512K X 18
IDT71V67703
3.3V Synchronous SRAMs
IDT71V67903
3.3V I/O, Burst Counter
Flow-Through Outputs, Single Cycle Deselect
Features
x
x
x
x
x
x
x
x
256K x 36, 512K x 18 memory configurations
Supports fast access times:
– 7.5ns up to 117MHz clock frequency
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW byte write
GW),
GW
enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array (fBGA).
Description
The IDT71V67703/7903 are high-speed SRAMs organized as
256K x 36/512K x 18. The IDT71V67703/7903 SRAMs contain write,
data, address and control registers. There are no registers in the data
output path (flow-through architecture). Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67703/7903 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V67703/7903 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5309 tbl 01
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V67903.
DECEMBER 2003
1
©2002 Integrated Device Technology, Inc.
DSC-5309/05
哪位高人帮我把下面的c变成汇编程序,图也发给大家,急!!!!!!!!
#include #define uint unsigned int #define uchar unsigned char sbit ledlk=P1^0; sbit smglk=P1^1; sbit smgbitlk=P1^2; sbit key1=P3^0; sbit key2=P3^1; sbit key3=P3^2; sbit ......
miracle烟火 单片机
无稳态波形振荡器波形解释
这是在一个资料上看到的无稳态波形振荡电路,电路图如图1所示,作者说波形为图2所示,可我怎么也没想通为何Vbe1会出现-Vcc的电压,请各位高手解答了,在此先谢过各位大侠了:)...
dengjieee 模拟电子
考眼力
一个显示不正常的图片如下: 189145 原始图片: 189144 注:原始图片为24位真彩,显示在LCD上是565。 同样的240*320 ...
dontium 综合技术交流
MAX1640,RSENSE和电流设置的问题
在我排除了之前的短路故障后,我发现一通电就自个关断了。后来,检测电阻烧了,很明显的,发红发热。我心想检测电阻短路了,我就换了一个1欧的,心想它大了,电流只会更小,应该更安全把,结果 ......
辛昕 DIY/开源硬件专区
关于磁珠的原理
铁氧体磁珠 (Ferrite Bead) 是目前应用发展很快的一种抗干扰元件,廉价、易用,滤除高频噪声效果显著。在电路中只要导线穿过它即可(我用的都是象普通电阻模样的,导线已穿过并胶合,也有表面贴 ......
xiaomei 模拟电子
物联网设备的5个关键考虑因素
物联网设备的5个关键考虑因素什么样的物联网设备更容易成功,物联网设备的关键考虑因素有哪些呢?今天小编就给大家盘点下物联网设备的5个关键考虑因素。 外形因素潜在物联网设备的各种外形因素 ......
朗锐智科 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 491  2495  1053  11  243  36  10  49  50  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved