电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R3829436SNX

产品描述Standard SRAM, 8KX8, 75ns, CMOS, CDFP28, 0.700 X 0.750 INCH, 0.050 INCH PITCH, FP-28
产品类别存储    存储   
文件大小101KB,共15页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962R3829436SNX概述

Standard SRAM, 8KX8, 75ns, CMOS, CDFP28, 0.700 X 0.750 INCH, 0.050 INCH PITCH, FP-28

5962R3829436SNX规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码DFP
包装说明DFP,
针数28
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
最长访问时间75 ns
JESD-30 代码R-GDFP-F28
长度19.05 mm
内存密度65536 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量28
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织8KX8
封装主体材料CERAMIC, GLASS-SEALED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.794 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量100k Rad(Si) V
宽度17.78 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT67164 Radiation-Hardened 8K x 8 SRAM -- SEU Hard
Data Sheet
January 2002
FEATURES
q
55ns maximum address access time, single-event upset less
than 1.0E-10 errors//bit day (-55
o
C to 125+
o
C)
q
Asynchronous operation for compatibility with industry-
standard 8K x 8 SRAM
q
TTL-compatible input and output levels
q
Three-state bidirectional data bus
q
Low operating and standby current
q
Full military operating temperature range, -55
o
C to 125+
o
C,
screened to specific test methods listed in Table I MIL-STD-
883 Method 5004 for Class S or Class B
q
Radiation-hardened process and design; total dose irradiation
testing to MIL-STD-883 Method 1019
- Total-dose: 1.0E6 rads(Si)
- Dose rate upset: 1.0E9 rads (Si)/sec
- Dose rate survival: 1.0E12 rads (Si)/sec
- Single-event upset: <1.0E-10 errors/bit-day
q
Industry standard (JEDEC) 64K SRAM pinout
q
Packaging options:
- 28-pin 100-mil center DIP (.600 x 1.2)
- 28-pin 50-mil center flatpack (.700 x .75)
q
5-volt operation
q
Post-radiation AC/DC performance characteristics
guaranteed by MIL-STD-883 Method 1019 testing at
1.0E6 rads(Si)
INTRODUCTION
The UT67164 SRAM is a high performance, asynchronous,
radiation-hardened, 8K x 8 random access memory
conforming to industry-standard fit, form, and function. The
UT67164 SRAM features fully static operation requiring no
external clocks or timing strobes. UTMC designed and
implemented the UT67164 using an advanced radiation-
hardened twin-well CMOS process. Advanced CMOS
processing along with a device enable/disable function
result in a high performance, power-saving SRAM. The
combination of radiation-hardness, fast access time, and low
power consumption make UT67164 ideal for high-speed
systems designed for operation in radiation environments.
A(12:5)
INPUT
DRIVERS
ROW
DECODERS
256 x 256
MEMORY ARRAY
A(4:0)
INPUT
DRIVERS
COLUMN
DECODERS
COLUMN
I/O
DATA
WRITE
CIRCUIT
INPUT
DRIVERS
DQ(7:0)
E1
E2
G
W
CHIP ENABLE
DATA
READ
CIRCUIT
OUTPUT
DRIVERS
OUTPUT ENABLE
WRITE ENABLE
Figure 1. SRAM Block Diagram

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 863  1554  2131  1286  1523  2  33  27  55  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved