电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

935208740112

产品描述D Flip-Flop, ABT Series, 2-Func, Positive Edge Triggered, 1-Bit, Complementary Output, BICMOS, PDSO14
产品类别逻辑    逻辑   
文件大小65KB,共5页
制造商Nexperia
官网地址https://www.nexperia.com
标准
下载文档 详细参数 全文预览

935208740112概述

D Flip-Flop, ABT Series, 2-Func, Positive Edge Triggered, 1-Bit, Complementary Output, BICMOS, PDSO14

935208740112规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Nexperia
包装说明PLASTIC, SOT-108-1, SO-14
Reach Compliance Codecompliant
系列ABT
JESD-30 代码R-PDSO-G14
JESD-609代码e4
长度8.65 mm
逻辑集成电路类型D FLIP-FLOP
湿度敏感等级1
位数1
功能数量2
端子数量14
最高工作温度85 °C
最低工作温度-40 °C
输出极性COMPLEMENTARY
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
传播延迟(tpd)4 ns
认证状态Not Qualified
座面最大高度1.75 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术BICMOS
温度等级INDUSTRIAL
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
触发器类型POSITIVE EDGE
宽度3.9 mm
最小 fmax150 MHz
Base Number Matches1

文档预览

下载PDF文档
Philips Semiconductors
Product specification
Dual D-type flip-flop
74ABT74
QUICK REFERENCE DATA
SYMBOL
PARAMETER
Propagation
delay
CPn to
Qn, Qn
Output to
Output skew
Input
capacitance
Total supply
current
V
I
= 0V or V
CC
Outputs disabled;
V
CC
= 5.5V
CONDITIONS
T
amb
= 25°C;
GND = 0V
TYPICAL
UNIT
DESCRIPTION
The 74ABT74 is a dual positive edge-triggered D-type flip-flop
featuring individual data, clock, set, and reset inputs; also true and
complementary outputs. Set (SD) and reset (RD) are asynchronous
active low inputs and operate independently of the clock input.
When set and reset are inactive (high), data at the D input is
transferred to the Q and Q outputs on the low-to-high transition of
the clock. Data must be stable just one setup time prior to the
low-to-high transition of the clock for predictable operation. Clock
triggering occurs at a voltage level and is not directly related to the
transition time of the positive-going pulse. Following the hold time
interval, data at the D input may be changed without affecting the
levels of the output.
t
PLH
t
PHL
t
OSLH
t
OSHL
C
IN
I
CC
C
L
= 50pF;
V
CC
= 5V
3.0
2.5
0.5
3
50
ns
ns
pF
µA
LOGIC SYMBOL (IEEE/IEC)
PIN CONFIGURATION
RD1
D0
CP0
SD1
Q0
Q0
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
CC
RD1
D1
CP1
SD1
Q1
Q1
10
11
C2
S
9
4
3
C1
2
1
1D
R
6
S
&
5
SF00045
12
13
2D
R
8
PIN DESCRIPTION
PIN NUMBER
1, 2, 3, 4, 10,
11, 12, 13
5, 6, 8, 9
7
14
SYMBOL
NAME AND FUNCTION
SF00047
RDn, Dn,
Data inputs
CPn, SDn
Qn, Qn
GND
V
CC
Data outputs
Ground (0V)
Positive supply voltage
SD
4, 10
LOGIC DIAGRAM
LOGIC SYMBOL
2
12
RD
1, 13
5, 9
Q
D0 D1
3
4
1
11
10
13
CP0
SD0
RD0
CP1
SD1
RD1
Q0 Q0 Q1 Q1
V
CC
= Pin 14
GND = Pin 7
V
CC
= Pin 14
GND = Pin 7
D
2, 12
CP
3, 11
6, 8
Q
SF00048
5
6
9
8
SA00359
ORDERING INFORMATION
PACKAGES
14-Pin Plastic DIP
14-Pin plastic SO
14-Pin Plastic SSOP Type II
14-Pin Plastic TSSOP Type I
TEMPERATURE RANGE
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
OUTSIDE NORTH AMERICA
74ABT74 N
74ABT74 D
74ABT74 DB
74ABT74 PW
NORTH AMERICA
74ABT74 N
74ABT74 D
74ABT74 DB
74ABT74PW DH
DWG NUMBER
SOT27-1
SOT108-1
SOT337-1
SOT402-1
1995 Sep 22
1
853-1813 15793

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 975  2298  469  583  1659  50  19  57  44  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved