CMOS STATIC RAM
1 MEG (128K x 8-BIT)
Integrated Device Technology, Inc.
IDT71024S70
FEATURES:
• 128K x 8 CMOS static RAM
• Equal access and cycle times
— Commercial: 70ns
• Two Chip Selects plus one Output Enable pin
• Bidirectional inputs and outputs directly TTL-compatible
• Low power consumption via chip deselect
• Available in 300 and 400 mil Plastic SOJ packages
DESCRIPTION:
The IDT71024 is a 1,048,576-bit medium-speed static
RAM organized as 128K x 8. It is fabricated using IDT’s high-
performance, high-reliability CMOS technology. This state-
of-the-art technology, combined with innovative circuit design
techniques, provides a cost-effective solution for your memory
needs.
The IDT71024 has an output enable pin which operates as
fast as 30ns, with address access times as fast as 70ns
available. All bidirectional inputs and outputs of the IDT71024
are TTL-compatible and operation is from a single 5V supply.
Fully static asynchronous circuitry is used; no clocks or
refreshes are required for operation.
The IDT71024 is packaged in 32-pin 300 mil Plastic SOJ
and 32-pin 400 mil Plastic SOJ packages.
FUNCTIONAL BLOCK DIAGRAM
A
0
•
•
•
A
16
ADDRESS
DECODER
•
•
•
1,048,576-BIT
MEMORY ARRAY
I/O
0
– I/O
7
8
¥
I/O CONTROL
8
8
WE
OE
CS1
CONTROL
LOGIC
3568 drw 01
CS2
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©1996
Integrated Device Technology, Inc.
MAY 1996
DSC-3568/-
1
IDT71024S70
CMOS STATIC RAM 1MEG (128K x 8-BIT)
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATION
NC
A
16
A
14
A
12
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
I/O
0
I/O
1
I/O
2
GND
1
32
2
31
3
30
4
29
5
28
6 S032-3 27
7 SO32-3 26
8
25
24
9
23
10
22
11
21
12
13
20
14
19
15
18
16
17
V
CC
A
15
CS2
WE
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
TERM
(2)
Rating
Terminal Voltage with
Respect to GND
Operating Temperature
Temperature Under Bias
StorageTemperature
Power Dissipation
DC Output Current
Com'L.
–0.5 to +7.0
Unit
V
T
A
T
BIAS
T
STG
P
T
I
OUT
0 to +70
–55 to +125
–55 to +125
1.25
50
°C
°C
°C
W
mA
A
13
A
8
A
9
A
11
OE
A
10
CS1
I/O
7
I/O
6
I/O
5
I/O
4
I/O
3
3568 drw 02
SOJ
TOP VIEW
NOTES:
3568 tbl 02
1. Stresses greater than those listed under ABSOLUTE MAXIMUM
RATINGS may cause permanent damage to the device. This is a stress
rating only and functional operation of the device at these or any other
conditions above those indicated in the operational sections of this
specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
2. V
TERM
must not exceed V
CC
+ 0.5V.
TRUTH TABLE
(1,2)
INPUTS
WE
CS1
CAPACITANCE
(T
A
= +25°C, f = 1.0MHz, SOJ package)
I/O
High-Z
High-Z
High-Z
High-Z
High-Z
FUNCTION
Deselected–Standby (I
SB
)
Deselected–Standby (I
SB1
)
Deselected–Standby (I
SB
)
Deselected–Standby (I
SB1
)
Outputs Disabled
Read Data
Write Data
3568 tbl 01
CS2
X
X
L
V
LC
(3)
H
H
H
OE
Symbol
C
IN
C
I/O
Parameter
(1)
Input Capacitance
I/O Capacitance
Conditions
V
IN
= 3dV
V
OUT
= 3dV
Max.
8
8
Unit
pF
pF
X
X
X
X
H
H
L
H
V
HC
(3)
X
X
L
L
L
X
X
X
X
H
L
X
NOTE:
3568 tbl 03
1. This parameter is guaranteed by device characterization, but is not prod-
uction tested.
DATA
OUT
DATA
IN
RECOMMENDED DC OPERATING
CONDITIONS
Symbol
V
CC
GND
V
IH
V
IL
Parameter
Supply Voltage
Supply Voltage
Input High Voltage
Input Low Voltage
Min.
4.5
0
2.2
–0.5
(1)
Typ.
5.0
0
—
—
Max.
5.5
0
Vcc+0.5
0.8
Unit
V
V
V
V
NOTES:
1. H = V
IH
, L = V
IL
, X = Don't care.
2. V
LC
= 0.2V, V
HC
= V
CC
-0.2V.
3. Other inputs
≥V
HC
or
≤V
LC.
NOTE:
3568 tbl 04
1. V
IL
(min.) = –1.5V for pulse width less than 10ns, once per cycle.
DC ELECTRICAL CHARACTERISTICS
V
CC
= 5.0V
±
10%
IDT71024
Symbol
|I
LI
|
|I
LO
|
V
OL
V
OH
.
Parameter
Input Leakage Current
Output Leakage Current
Output LOW Voltage
Output HIGH Voltage
Test Condition
V
CC
= Max., V
IN
= GND to V
CC
V
CC
= Max.,
CS1
= V
IH
, CS2 = V
IL
, V
OUT
= GND to V
CC
I
OL
= 8mA, V
CC
= Min.
I
OH
= –4mA, V
CC
= Min.
Min.
—
—
—
2.4
Max.
5
5
0.4
—
Unit
µA
µA
V
V
3568 tbl 05
2
IDT71024S70
CMOS STATIC RAM 1MEG (128K x 8-BIT)
COMMERCIAL TEMPERATURE RANGE
DC ELECTRICAL CHARACTERISTICS
(1)
(V
CC
= 5.0V
±
10%, V
LC
= 0.2V, V
HC
= V
CC
– 0.2V)
71024S70
Symbol
I
CC
Parameter
Dynamic Operating Current, CS2
≥
V
IH
and
CS2
≥
V
IH
and
CS1
≤
V
IL
, Outputs Open,
V
CC
= Max., f = f
MAX
(2)
Standby Power Supply Current (TTL Level)
CS1
≥
V
IH
or CS2
≤
V
IL
, Outputs Open,
V
CC
= Max., f = f
MAX
(2)
Full Standby Power Supply Current
(CMOS Level)
CS1
≥
V
HC,
or CS2
≤
V
LC
Outputs Open,
V
CC
= Max., f = 0
(2)
, V
IN
≤
V
LC
or V
IN
≥
V
HC
Com'l. Mil.
140
—
Unit
mA
I
SB
35
—
mA
I
SB1
10
—
mA
NOTES:
1.All values are maximum guaranteed values.
2.f
MAX
= 1/t
RC
(all address inputs are cycling at f
MAX
)
;
f = 0 means no address input lines are changing.
3568 tbl 06
AC TEST CONDITIONS
Input Pulse Levels
Input Rise/Fall Times
Input Timing Reference Levels
Output Reference Levels
AC Test Load
GND to 3.0V
3ns
1.5V
1.5V
See Figures 1 and 2
3568 tbl 07
5V
480Ω
DATA
OUT
30pF
255Ω
3568 drw 03
5V
480Ω
DATA
OUT
5pF*
255Ω
3568 drw 04
Figure 1. AC Test Load
*Including jig and scope capacitance.
Figure 2. AC Test Load
(for t
CLZ
, t
OLZ
, t
CHZ
, t
OHZ
, t
OW,
and t
WHZ
)
3
IDT71024S70
CMOS STATIC RAM 1MEG (128K x 8-BIT)
COMMERCIAL TEMPERATURE RANGE
AC ELECTRICAL CHARACTERISTICS
(V
CC
= 5.0V
±
10%, Commercial Temperature Range)
Symbol
Parameter
71024S70
Min. Max.
Unit
Read Cycle
t
RC
t
AA
t
ACS
t
CLZ(2)
t
CHZ(2)
t
OE
t
OLZ(2)
t
OHZ(2)
t
OH
t
PU(2)
t
PD(2)
Read Cycle Time
Address Access Time
Chip Select Access Time
Chip Select to Output in Low-Z
Chip Deselect to Output in High-Z
Output Enable to Output Valid
Output Enable to Output in Low-Z
Output Disable to Output in High-Z
Output Hold from Address Change
Chip Select to Power-Up Time
Chip Deselect to Power-Down Time
70
—
—
3
0
—
0
0
4
0
—
—
70
70
—
30
30
—
30
—
—
70
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Write Cycle
t
WC
t
AW
t
CW
t
AS
t
WP
t
WR
t
DW
t
DH
t
OW(2)
t
WHZ(2)
Write Cycle Time
Address Valid to End-of-Write
Chip Select to End-of-Write
Address Set-up Time
Write Pulse Width
Write Recovery Time
Data Valid to End-of-Write
Data Hold Time
Output Active from End-of-Write
Write Enable to Output in High-Z
70
60
60
0
45
0
30
0
5
0
—
—
—
—
—
—
—
—
—
30
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
3568 tbl 08
NOTES:
1. 0°C to +70°C temperature range only.
2. This parameter guaranteed with the AC load (Figure 2) by device characterization, but is not production tested.
4
IDT71024S70
CMOS STATIC RAM 1MEG (128K x 8-BIT)
COMMERCIAL TEMPERATURE RANGE
TIMING WAVEFORM OF READ CYCLE NO. 1
(1)
t
RC
ADDRESS
t
AA
OE
t
OE
CS1
t
OLZ
(5)
CS2
t
CLZ
(5)
DATA
OUT
Vcc
SUPPLY
CURRENT
Icc
Isb
t
ACS
(3)
t
OHZ
(5)
t
CHZ
(5)
DATA
OUT
VALID
t
PD
HIGH IMPEDANCE
t
PU
3568 drw 05
TIMING WAVEFORM OF READ CYCLE NO. 2
(1, 2, 4)
t
RC
ADDRESS
t
AA
t
OH
DATA
OUT
PREVIOUS DATA
OUT
VALID
t
OH
DATA
OUT
VALID
3568 drw 06
NOTES:
1.
WE
is HIGH for Read Cycle.
2. Device is continuously selected,
CS1
is LOW, CS2 is HIGH.
3. Address must be valid prior to or coincident with the later of
CS1
transition LOW and CS2 transition HIGH; otherwise t
AA
is the limiting parameter.
4.
OE
is LOW.
5. Transition is measured
±200mV
from steady state.
5