电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT70824L35PFI

产品描述HIGH-SPEED 4K X 16 SEQUENTIAL ACCESS RANDOM ACCESS MEMORY (SARAM⑩)
文件大小207KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT70824L35PFI概述

HIGH-SPEED 4K X 16 SEQUENTIAL ACCESS RANDOM ACCESS MEMORY (SARAM⑩)

文档预览

下载PDF文档
HIGH SPEED 64K (4K X 16 BIT)
IDT70824S/L
SEQUENTIAL ACCESS
RANDOM ACCESS MEMORY (SARAM
)
Features
x
x
x
x
x
x
x
x
High-speed access
– Military: 35/45ns (max.)
– Commercial: 20/25/35/45ns (max.)
Low-power operation
– IDT70824S
Active: 775mW (typ.)
Standby: 5mW (typ.)
– IDT70824L
Active: 775mW (typ.)
Standby: 1mW (typ.)
4K x 16 Sequential Access Random Access Memory (SARAM
)
– Sequential Access from one port and standard Random
Access from the other port
– Separate upper-byte and lower-byte control of the
Random Access Port
High speed operation
– 20ns t
AA
for random access port
– 20ns t
CD
for sequential port
– 25ns clock cycle time
Architecture based on Dual-Port RAM cells
x
x
x
x
x
Compatible with Intel BMIC and 82430 PCI Set
Width and Depth Expandable
Sequential side
– Address based flags for buffer control
– Pointer logic supports up to two internal buffers
Battery backup operation - 2V data retention
TTL-compatible, single 5V (+10%) power supply
Available in 80-pin TQFP and 84-pin PGA
Military product compliant to MIL-PRF-38535 QML
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Description
The IDT70824 is a high-speed 4K x 16-Bit Sequential Access Random
Access Memory (SARAM). The SARAM offers a single-chip solution to
buffer data sequentially on one port, and be accessed randomly (asyn-
chronously) through the other port. The device has a Dual-Port RAM
based architecture with a standard SRAM interface for the random
(asynchronous) access port, and a clocked interface with counter se-
Functional Block Diagram
A
0-11
CE
OE
R/W
LB
LSB
MSB
UB
CMD
I/O
0-15
12
Random
Access
Port
Controls
Sequential
Access
Port
Controls
4K X 16
Memory
Array
16
12
12
12
12
12
RST
SCLK
CNTEN
SOE
SSTRT
1
SSTRT
2
SCE
SR/W
SLD
SI/O
0-15
,
Data
L
Addr
L
Data
R
Addr
R
16
Reg.
12
16
RST
Pointer/
Counter
Start Address for Buffer #1
End Address for Buffer #1
Start Address for Buffer #2
End Address for Buffer #2
Flow Control Buffer
Flag Status
12
EOB
1
COMPARATOR
EOB
2
3099 drw 01
APRIL 2000
1
©2000 Integrated Device Technology, Inc.
DSC-3099/5
6.07
请教版主STM32F103的SPI采样AD的问题
我现在用STM32F103外加ADC采样16位的压力传感器的数据, 打算用SPI2的MISO(只输入),SCLK(输出),CS(一直为低,用其它IO口控制) 用扫描方式(我想用1ms中断里去读取一下接收到的数据), ......
azhe999 stm32/stm8
数据手册对低电平的定义是什么?
在一份数据手册中,对于低电平的标准的定义我没看懂,求助。如图,两个低电平有什么区别?到底哪个范围是定义为低电平? 恳请给位指教。 ...
烧黑的钽电容 PCB设计
21条关于人生的经典语录
经典语录1:哈佛有一个著名的理论:人的差别在于业余时间,而一个人的命运决定于晚上8点到10点之间。每晚抽出2个小时的时间用来阅读、进修、思考或参加有意的演讲、讨论,你会发现,你的人生正 ......
张无忌1987 聊聊、笑笑、闹闹
2015最新整理匿名四轴上位机和飞控经典代码分享
本帖最后由 apple-lmh 于 2015-8-15 10:40 编辑 2015最新整理匿名四轴上位机和飞控经典代码分享 做四轴飞行器需要考虑到很多很多,其中上位机设计和PCB设计都是需要花费大量精力的。现在已 ......
apple-lmh 电子竞赛
如何将我下面的代码,加进去一个按键的电平触发(CPM),让时钟开始计数
//产生秒钟计数 module miaojishi(clks,clr,cpm,s_high,s_low,cm); input clks; input clr; input cpm; output s_high; output s_low; output cm; reg s_high; reg s_low; reg cm; ......
XXXXTTTT FPGA/CPLD
【真人秀版】晶体管是如何工作的--EEWORLD大学堂
真人秀版晶体管是如何工作的:https://training.eeworld.com.cn/course/2175 晶体管有三个极;双极性晶体管的三个极,分别由N型跟P型组成发射极(Emitter)、基极(Base) 和集电极(Collector ......
chenyy 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2528  2171  2074  759  588  33  31  30  55  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved