电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V3646L20PF8

产品描述TQFP-128, Reel
产品类别存储    存储   
文件大小707KB,共37页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72V3646L20PF8概述

TQFP-128, Reel

72V3646L20PF8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明,
针数128
制造商包装代码PK128
Reach Compliance Codenot_compliant
ECCN代码EAR99
JESD-609代码e0
湿度敏感等级3
峰值回流温度(摄氏度)225
端子面层Tin/Lead (Sn/Pb)
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS TRIPLE BUS
SyncFIFO
TM
WITH BUS-MATCHING
256 x 36 x 2, 512 x 36 x 2,
1,024 x 36 x 2
IDT72V3626
IDT72V3636
IDT72V3646
OBSOLETE PART
FEATURES:
Memory storage capacity:
IDT72V3626–256 x 36 x 2
IDT72V3636–512 x 36 x 2
IDT72V3646–1,024 x 36 x 2
Clock frequencies up to 100 MHz (6.5ns access time)
Two independent FIFOs buffer data between one bidirectional
36-bit port and two unidirectional 18-bit ports (Port C receives
and Port B transmits)
18-bit (word) and 9-bit (byte) bus sizing of 18 bits (word) on
Ports B and C
Select IDT Standard timing (using
EFA, EFB, FFA,
and
FFC
flag
functions) or First Word Fall Through Timing (using ORA, ORB,
IRA, and IRC flag functions)
Programmable Almost-Empty and Almost-Full flags; each has
FUNCTIONAL BLOCK DIAGRAM
Output Bus-
Matching
Input
Register
36
RAM ARRAY
256 x 36
512 x 36
1,024 x 36
36
Output
Register
CLKA
CSA
W/RA
ENA
MBA
MRS1
PRS1
FFA/IRA
AFA
SPM
FS0/SD
FS1/SEN
A
0
-A
35
EFA/ORA
AEA
Input
Register
36
RAM ARRAY
Input Bus-
Matching
Output
Register
R
T O
R F
A D
P E
E D
T N
S
E E
N
L M
O M SIG
S
B O DE
O EC
R EW
T N
O
N
MBF1
Mail 1
Register
Port-A
Control
Logic
18
three default offsets (8, 16 and 64)
Serial or parallel programming of partial flags
Big- or Little-Endian format for word and byte bus sizes
Master Reset clears data and configures FIFO, Partial Reset
clears data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA, CLKB and CLKC may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Auto power down minimizes power dissipation
Available in a space-saving 128-pin Thin Quad Flatpack (TQFP)
Pin and functionally compatible versions of 5V operating
IDT723626/723636/723646
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
B
0
-B
17
FIFO1,
Mail1
Reset
Logic
Port-B
Control
Logic
Write
Pointer
Read
Pointer
CLKB
RENB
CSB
MBB
SIZEB
36
FIFO1
Status Flag
Logic
EFB/ORB
AEB
Programmable Flag
Offset Registers
Timing
Mode
Common
Port
Control
Logic
(B and C)
BE
10
FIFO2
Status Flag
Logic
FWFT
FFC/IRC
AFC
MRS2
PRS2
36
Read
Pointer
Write
Pointer
FIFO2,
Mail2
Reset
Logic
18
256 x 36
512 x 36
1,024 x 36
Mail 2
Register
36
C
0
-C
17
CLKC
WENC
MBC
SIZEC
4665 drw01
Port-C
Control
Logic
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
FEBRUARY 2009
DSC-4665/6
1
©
2009 Integrated Device Technology, Inc. All right reserved. Product specifications subject to change without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2123  1441  1773  1259  2163  18  13  33  5  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved