电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532FB000212BGR

产品描述LVDS Output Clock Oscillator, 312.5MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小2MB,共33页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

532FB000212BGR概述

LVDS Output Clock Oscillator, 312.5MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

532FB000212BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性IT CAN ALSO OPERATE AT 250 MHZ
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号532
安装特点SURFACE MOUNT
标称工作频率312.5 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸177.8mm x 127.0mm x 41.91mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
Si532
D
U A L
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO )
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si532
一道看似简单的三极管题目,尽然为难住了一群人
{:1_142:}昨晚上我的一个群里被投下了这么个一道题目: 224591 问:对上图中的电阻功能的描述正确的选项是(?) 选项a: 电阻R1起限流作用 选项b: 电阻R2有负反馈作用 选项c: 电阻R3是 ......
okhxyyo 电源技术
我回来啦!
前段时间忙于考试,所以少来论坛了,现在终于可以把那些烦人的应试教育抛之脑后,专心跟坛子里的人一起学习,一起分享经验放暑假了,准备动手了,神马都是浮云地球人已经阻止不了我学电子技术啦 ......
yaoyong 模拟电子
一个老外写的DDS(VHDL)的例子,很经典
-- DDFS.vhd ------------------------------------- -- Direct Digital Freq. Synthesis -- ------------------------------------- -- (c) Bert Cuzeau, ALSE - info@alse-fr.com -- May ......
eeleader FPGA/CPLD
avr 调试软件stdio 4.10版本
第一部分...
njlianjian Microchip MCU
飞思卡尔推出四款单晶微波集成电路(MMIC)组件
飞思卡尔半导体(Freescale Semiconductor)宣布推出四款单晶微波集成电路(MMIC)组件──MML09211H、MMA20312B、MMG15241H和MMG20271H,正式涉足砷化镓(GaAs)市场。这些组件可运用在无线网络的巨 ......
xtss 无线连接
图片旋转
怎样在不开辟一个新的内存空间的情况下实现bmp图片的旋转...
cxlhb 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2651  683  817  1008  579  54  14  17  21  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved