电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT821BTLB

产品描述HIGH-PERFORMANCE CMOS BUS INTERFACE REGISTERS
文件大小116KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT821BTLB概述

HIGH-PERFORMANCE CMOS BUS INTERFACE REGISTERS

文档预览

下载PDF文档
IDT54/74FCT821AT/BT/CT, 823/825AT/BT/CT/DT
HIGH-PERFORMANCE CMOS BUS INTERFACE REGISTERS
MILITARY AND COMMERCIAL TEMPERATURE RANGES
HIGH-PERFORMANCE
CMOS BUS
INTERFACE REGISTERS
Integrated Device Technology, Inc.
IDT54/74FCT821AT/BT/CT
IDT54/74FCT823AT/BT/CT/DT
IDT54/74FCT825AT/BT/CT
FEATURES:
• Common features:
– Low input and output leakage
≤1µA
(max.)
– CMOS power levels
– True TTL input and output compatibility
– V
OH
= 3.3V (typ.)
– V
OL
= 0.3V (typ.)
– Meets or exceeds JEDEC standard 18 specifications
– Product available in Radiation Tolerant and Radiation
Enhanced versions
– Military product compliant to MIL-STD-883, Class B
and DESC listed (dual marked)
– Available in DIP, SOIC, SSOP, QSOP, CERPACK
and LCC packages
• Features for FCT821T/FCT823T/FCT825T:
– A, B, C and D speed grades
– High drive outputs (-15mA I
OH
, 48mA I
OL
)
– Power off disable outputs permit “live insertion”
DESCRIPTION:
The FCT82xT series is built using an advanced dual metal
CMOS technology. The FCT82xT series bus interface regis-
ters are designed to eliminate the extra packages required to
buffer existing registers and provide extra data width for wider
address/data paths or buses carrying parity. The FCT821T
are buffered, 10-bit wide versions of the popular FCT374T
function. The FCT823T are 9-bit wide buffered registers with
Clock Enable (
EN
) and Clear (
CLR
) – ideal for parity bus
interfacing in high-performance microprogrammed systems.
The FCT825T are 8-bit buffered registers with all the FCT823T
controls plus multiple enables (
OE
1,
OE
2,
OE
3) to allow multi-
user control of the interface, e.g.,
CS
, DMA and RD/
WR
. They
are ideal for use as an output port requiring high I
OL
/I
OH
.
The FCT82xT high-performance interface family can drive
large capacitive loads, while providing low-capacitance bus
loading at both inputs and outputs. All inputs have clamp
diodes and all outputs are designed for low-capacitance bus
loading in high-impedance state.
FUNCTIONAL BLOCK DIAGRAM
D
0
EN
D
N
CLR
D
CL
Q
D
CL
Q
CP Q
CP Q
CP
OE
Y
0
Y
N
2567 drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1995
Integrated Device Technology, Inc
AUGUST 1995
DSC-4202/5
6.21
6.21
1
1
推荐一个数控电源电路0-30v 4A 5V 1A
0.1V时带载4A,空载和满载电压波动都不大于1mV ,只有0.001V以内的误差. 理论最小步进0.0073V 实际0.1V步进,确实不错东西,成本有点贵!...
tonytong 电源技术
外延片以及LED芯片j检测问题
1.外延片指的是在衬底上生长出的半导体薄膜,薄膜主要由P型,量子阱,N型三个部分构成。现在主流的外延材料是氮化镓(GaN),衬底材料主要有蓝宝石,硅,碳化硅三种,量子阱一般为5个,通常用的生产 ......
探路者 LED专区
CC430F5137 TimerA使用时UCS模块时钟源设置
本帖最后由 langsunny 于 2015-11-11 10:42 编辑 在设置TimerA 中选用了SMCLK作为时钟源。在配置SMCLK使用dco作为源时好像不成功,程序无法运行,大虾们给看看! 另:SMCLK使用VLOCLK或者RE ......
langsunny TI技术论坛
【T书藏书阁】容错与冗余技术相关专辑
{:1_102:}这周的第二批货来啦~~~~有对这方面技术感兴趣的坛友快来看看~~值得收藏的好资料~~ 容错控制系统故障诊断及重构技术研究 87页 18.3M 容错控制及应用 32页 3.3M 容错技术 21页 3.5M ......
tyw 下载中心专版
问下,STM32的ADC校准是调整绝对精度还是相对精度
是不是校准了就可以不测量VREFINT 来自EEWORLD合作群:arm linux fpga 嵌入0(49900581)群主:wangkj...
IC_WarMonkey stm32/stm8
基础电学在线视频
基础电学在线视频 第1章 电学概论 前言 1-1 电的特性A 1-1 电的特性B 1-1 电的特性C 1-1 电的特性D 1-2 电的单位A 1-2 电的单位B 1-3 电能A 1-3 电能B 1-4 电荷A 1-4 电 ......
dragonscroll 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1744  1433  1422  1329  1797  16  28  43  10  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved