电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT2646T

产品描述FAST CMOS OCTAL TRANSCEIVER/ REGISTERS (3-STATE)
文件大小122KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT2646T概述

FAST CMOS OCTAL TRANSCEIVER/ REGISTERS (3-STATE)

文档预览

下载PDF文档
FAST CMOS OCTAL
TRANSCEIVER/
REGISTERS (3-STATE)
Integrated Device Technology, Inc.
IDT54/74FCT646T/AT/CT/DT - 2646T/AT/CT
IDT54/74FCT648T/AT/CT
IDT54/74FCT652T/AT/CT/DT - 2652T/AT/CT
FEATURES:
• Common features:
– Low input and output leakage
≤1µA
(max.)
– Extended commercial range of –40°C to +85°C
– CMOS power levels
– True TTL input and output compatibility
– V
OH
= 3.3V (typ.)
– V
OL
= 0.3V (typ.)
– Meets or exceeds JEDEC standard 18 specifications
– Product available in Radiation Tolerant and Radiation
Enhanced versions
– Military product compliant to MIL-STD-883, Class B
and DESC listed (dual marked)
– Available in DIP, SOIC, SSOP, QSOP, TSSOP,
CERPACK and LCC packages
• Features for FCT646T/648T/652T:
– Std., A, C and D speed grades
– High drive outputs (-15mA I
OH
, 64mA I
OL
)
– Power off disable outputs permit “live insertion”
• Features for FCT2646T/2652T:
– Std., A, and C speed grades
– Resistor outputs (-15mA I
OH
, 12mA I
OL
Com.)
(-12mA I
OH
, 12mA I
OL
Mil.)
– Reduced system switching noise
DESCRIPTION:
The FCT646T/FCT2646T/FCT648T/FCT652T/2652T con-
sist of a bus transceiver with 3-state D-type flip-flops and
control circuitry arranged for multiplexed transmission of data
directly from the data bus or from the internal storage regis-
ters.
The FCT652T/FCT2652T utilize GAB and
GBA
signals to
control the transceiver functions. The FCT646T/FCT2646T/
FCT648T utilize the enable control (
G
) and direction (DIR)
pins to control the transceiver functions.
SAB and SBA control pins are provided to select either real-
time or stored data transfer. The circuitry used for select
control will eliminate the typical decoding glitch that occurs in
a multiplexer during the transition between stored and real-
time data. A LOW input level selects real-time data and a
HIGH selects stored data.
Data on the A or B data bus, or both, can be stored in the
internal D flip-flops by LOW-to-HIGH transitions at the appro-
priate clock pins (CPAB or CPBA), regardless of the select or
enable control pins.
The FCT26xxT have balanced drive outputs with current
limiting resistors. This offers low ground bounce, minimal
undershoot and controlled output fall times-reducing the need
for external series terminating resistors. FCT2xxxT parts are
plug-in replacements for FCTxxxT parts.
IDT54/74FCT652/2652
ONLY
GBA
GAB
FUNCTIONAL BLOCK DIAGRAM
IDT54/74FCT646/2646/648
ONLY
G
DIR
CPBA
SBA
CPAB
SAB
B REG
1 OF 8 CHANNELS
1D
C1
646/2646/652/2652
ONLY
A1
A REG
1D
C1
B1
646/2646/652/2652
ONLY
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
2634 drw 01
TO 7 OTHER CHANNELS
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
SEPTEMBER 1996
DSC-2634/9
6.20
1
「ADI模拟大学堂」时钟与计时的基本原理
「ADI模拟大学堂」时钟与计时的基本原理 (每日一份资料) 从今天开始,「ADI模拟大学堂」开始每天更新一份资料,资料更新目录在后面,希望大家支持。希望能获得大家的回帖,我也不用做回复可见 ......
chen8710 ADI 工业技术
谁能帮指导做下基于MSP430无限传感器节点的设计~~
求指教,帮助~~...
SHJ604496095 微控制器 MCU
如何在ARM处理器上实现如malloc函数的功能
如何在ARM处理器上实现如malloc函数的功能 标准库中的malloc函数是不需要提前分配好存储空间的,我测试过,一段代码有没有malloc只跟代码段的大小有关,而跟数据段都没有关系的。 但是在ucos ......
阿万 ARM技术
RTL8019AS ISA 10M网卡电路图(pdf,protel99,orcad格式)
我在这里提供一下RTL8019AS网卡的电路图。电路图为双端口的网卡(含utp和bnc接口)。有该原理图,就可以自己制造isa接口的网卡。包含3种格式,一是pdf(扩展名为pdf),一是orcad(扩展名为. ......
fighting PCB设计
如何深入的学习C语言
在嵌入式行业摸爬滚打有8年左右的时间了,对C语言有颇多的感触和认识,本文就畅聊一下关于C语言的深入学习部分。每次想到C语言的深入学习都让我想到王国维的读数的三重境界”昨夜西风凋碧 ......
cdhqyj 编程基础

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1389  157  1490  1464  1065  52  37  27  57  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved