电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT16H501CTPA

产品描述FAST CMOS 18-BIT REGISTERED TRANSCEIVER
文件大小91KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT16H501CTPA概述

FAST CMOS 18-BIT REGISTERED TRANSCEIVER

文档预览

下载PDF文档
FAST CMOS
18-BIT REGISTERED
TRANSCEIVER
Integrated Device Technology, Inc.
IDT54/74FCT16501AT/CT/ET
IDT54/74FCT162501AT/CT/ET
IDT54/74FCT162H501AT/CT/ET
CMOS technology. These high-speed, low-power 18-bit reg-
istered bus transceivers combine D-type latches and D-type
• Common features:
flip-flops to allow data flow in transparent, latched and clocked
– 0.5 MICRON CMOS Technology
modes. Data flow in each direction is controlled by output-
– High-speed, low-power CMOS replacement for
enable (OEAB and
OEBA
), latch enable (LEAB and LEBA)
ABT functions
and clock (CLKAB and CLKBA) inputs. For A-to-B data flow,
Typical t
SK
(o) (Output Skew) < 250ps
the device operates in transparent mode when LEAB is HIGH.
– Low input and output leakage
1µA (max.)
When LEAB is LOW, the A data is latched if CLKAB is held at
– ESD > 2000V per MIL-STD-883, Method 3015;
a HIGH or LOW logic level. If LEAB is LOW, the A bus data
> 200V using machine model (C = 200pF, R = 0)
is stored in the latch/flip-flop on the LOW-to-HIGH transition of
– Packages include 25 mil pitch SSOP, 19.6 mil pitch
TSSOP, 15.7 mil pitch TVSOP and 25 mil pitch Cerpack CLKAB. OEAB is the output enable for the B port. Data flow
from the B port to the A port is similar but requires using
OEBA
,
– Extended commercial range of -40°C to +85°C
LEBA and CLKBA. Flow-through organization of signal pins
• Features for FCT16501AT/CT/ET:
simplifies layout. All inputs are designed with hysteresis for
– High drive outputs (-32mA I
OH
, 64mA I
OL
)
improved noise margin.
– Power off disable outputs permit “live insertion”
The FCT16501AT/CT/ET are ideally suited for driving
– Typical V
OLP
(Output Ground Bounce) < 1.0V at
high-capacitance loads and low-impedance backplanes. The
V
CC
= 5V, T
A
= 25°C
output buffers are designed with power off disable capability
• Features for FCT162501AT/CT/ET:
to allow "live insertion" of boards when used as backplane
– Balanced Output Drivers:
±24mA
(commercial),
drivers.
±16mA
(military)
The FCT162501AT/CT/ET have balanced output drive
– Reduced system switching noise
with current limiting resistors. This offers low ground bounce,
– Typical V
OLP
(Output Ground Bounce) < 0.6V at
minimal undershoot, and controlled output fall times–reducing
V
CC
= 5V,T
A
= 25°C
the need for external series terminating resistors. The
• Features for FCT162H501AT/CT/ET:
FCT162501AT/CT/ET are plug-in replacements for the
– Bus Hold retains last active bus state during 3-state
FCT16501AT/CT/ET and ABT16501 for on-board bus inter-
– Eliminates the need for external pull up resistors
face applications.
The FCT162H501AT/CT/ET have "Bus Hold" which re-
DESCRIPTION:
tains the input's last state whenever the input goes to high
The FCT16501AT/CT/ET and FCT162501AT/CT/ET 18- impedance. This prevents "floating" inputs and eliminates the
bit registered transceivers are built using advanced dual metal need for pull-up/down resistors.
FEATURES:
FUNCTIONAL BLOCK DIAGRAM
OEAB
CLKBA
LEBA
OEBA
CLKAB
LEAB
C
A
1
D
C
B
1
D
C
D
C
D
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
TO 17 OTHER CHANNELS
2547 drw 01
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
AUGUST 1996
DSC-2547/8
5.10
1
【请测试】STM32的ISP下载工具
谢谢武汉力源工程师的努力,现提供STM32的ISP下载工具给公众测试,请各位留下宝贵意见以便改进。请点击这里并找到“ST-STM-ISPSTM32串口ISP下载程序”。...
liu666 stm32/stm8
请教高手smartphone 5.0中网络通讯程序出现12029错误如何调试,多谢!
是visual 2005环境 smartphone 5.0 hConnect = InternetConnect( hOpen,HostName, uc.nPort, NULL, NULL, INTERNET_SERVICE_HTTP, INTERNET_FLAG_NO_CACHE_WRITE, 0); if(!hConnect) { ......
sunlk 嵌入式系统
PCB的芯片显示
365139 在AD15中绘制PCB图,将原理图映射到PCB图中,发现PCB中芯片管脚如上图所示,下图为上图放大后的显示,就是管脚上很多错号: 365143 这是正常吗,还是出现什么错误了? ...
Elecpig PCB设计
关于while(true);的操作
最近刚学ARM,遇到一个语句: while(true);。按我的理解是,一直判定while(true),为true 就执行 ;。然后再判定while(true),为true又执行;。直到为假时,才退出 ;。请问是这样理解吗 ......
laidawang ARM技术
小白求助
DS18B20温度显示在12864液晶屏幕上,精度带一个小数点.求大神帮忙。不知错ing...
Illxy 51单片机
STM32 学习笔记 中断优先级理解
Cortex-M3的中断嵌套可真让我理解得云里雾里的。一般的中断优先级就算了,还搞个什么的亚优先级。查找资料中查找到这个亚优先级还有好多别名'副优先级'、'响应优先级'…… 不过从'响应优先级' ......
虚V界 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1583  2417  2022  1048  2101  51  8  31  55  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved