电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT16841CTPVB

产品描述FAST CMOS 20-BIT TRANSPARENT LATCHES
文件大小88KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT16841CTPVB概述

FAST CMOS 20-BIT TRANSPARENT LATCHES

文档预览

下载PDF文档
FAST CMOS 20-BIT
TRANSPARENT
LATCHES
Integrated Device Technology, Inc.
IDT54/74FCT16841AT/BT/CT/ET
IDT54/74FCT162841AT/BT/CT/ET
FEATURES:
• Common features:
– 0.5 MICRON CMOS Technology
– High-speed, low-power CMOS replacement for
ABT functions
Typical t
SK
(o) (Output Skew) < 250ps
– Low input and output leakage
≤1µA
(max.)
– ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
– Packages include 25 mil pitch SSOP, 19.6 mil pitch
TSSOP, 15.7 mil pitch TVSOP and 25 mil pitch Cerpack
– Extended commercial range of -40°C to +85°C
– V
CC
= 5V
±10%
• Features for FCT16841AT/BT/CT/ET:
– High drive outputs (-32mA I
OH
, 64mA I
OL
)
– Power off disable outputs permit “live insertion”
– Typical V
OLP
(Output Ground Bounce) < 1.0V at
V
CC
= 5V, T
A
= 25°C
• Features for FCT162841AT/BT/CT/ET:
– Balanced Output Drivers:
±24mA
(commercial),
±16mA
(military)
– Reduced system switching noise
– Typical V
OLP
(Output Ground Bounce) < 0.6V at
V
CC
= 5V,T
A
= 25°C
DESCRIPTION:
The FCT16841AT/BT/CT/ET and FCT162841AT/BT/CT/
ET 20-bit transparent D-type latches are built using advanced
dual metal CMOS technology. These high-speed, low-power
latches are ideal for temporary storage of data. They can be
used for implementing memory address latches, I/O ports,
and bus drivers. The Output Enable and Latch Enable controls
are organized to operate each device as two 10-bit latches or
one 20-bit latch. Flow-through organization of signal pins
simplifies layout. All inputs are designed with hysteresis for
improved noise margin.
The FCT16841AT/BT/CT/ET are ideally suited for driving
high-capacitance loads and low-impedance backplanes. The
output buffers are designed with power off disable capability
to allow "live insertion" of boards when used as backplane
drivers.
The FCT162841AT/BT/CT/ET have balanced output drive
with current limiting resistors. This offers low ground bounce,
minimal undershoot, and controlled output fall times–reducing
the need for external series terminating resistors. The
FCT162841AT/BT/CT/ET are plug-in replacements for the
FCT16841AT/BT/CT/ET and ABT16841 for on-board inter-
face applications.
FUNCTIONAL BLOCK DIAGRAM
1
OE
2
OE
1
LE
1
D
1
2
LE
D
1
Q
1
2
D
1
D
2
Q
1
C
C
TO 9 OTHER CHANNELS
2556 drw 01
TO 9 OTHER CHANNELS
2556 drw 02
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
JULY 1996
DSC-2556/7
5.18
1
电子工程世界(EEWORLD)网站服务条款
注册前,请您仔细阅读本服务条款,如注册成功,即表示自愿接受本服务条款的所有内容。此后,不得以未阅读本服务条款内容作任何形式的抗辩。如有异议,请及时联系社区管理员(>>点击查看详情) ......
eric_wang 为我们提建议&公告
i2c基本設置問題
請問各位有使用過i2c經驗的前輩 目前有個case需使用i2c去寫入及讀出adc值 在元件回來前先進行測試, 目前使用loopback模式,配合官方提供範例,確實能由主機自己傳送,從機接收到數據 但這時會 ......
nt52241930 微控制器 MCU
水、电、气无线三表抄表系统方案
一、GPRS三表集中抄表及控制系统组成 由主站通过远程通信信道(无线信道)将多个无线计量表计量数据及相关信息集中抄读、集中监测和集中控制,并能实施用户管理增值服务的网络抄表监测控制系统 ......
shshangzhi 无线连接
maple输出的频率
在maple论坛见一贴关于输出频率的转过来,并测试了下:) /* QuickererPin :-)** Turns a GPIO pin on and off fast using direct updates.* Copyright 2010 G Bulmer*/ // #include <gpio. ......
xmdesign stm32/stm8
有关分频的程序
我写了一个FPGA 50MHZ分频为1HZ的程序,不过好像不对,大家帮我看看哪里不对。 reg counter; reg clkout; always @(posedge clk) begin if(counter==25_000_000) begin clkout...
hjl240 FPGA/CPLD
Cortex-A8和ARM11区别
Cortex-A8与ARM11作为ARM公司的两款经典内核都有哪些区别呢,下面我们对其进行简单了解下:  Cortex-A8是基于ARMv7指令架构的微处理器,运行速度可以达600MHz至1GHz,在65纳米工艺下,ARM Cor ......
flyday ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2764  150  2897  2773  1812  55  37  48  47  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved