电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT162827ETPFB

产品描述FAST CMOS 20-BIT BUFFERS
文件大小78KB,共8页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT162827ETPFB概述

FAST CMOS 20-BIT BUFFERS

文档预览

下载PDF文档
FAST CMOS 20-BIT
BUFFERS
Integrated Device Technology, Inc.
IDT54/74FCT16827AT/BT/CT/ET
IDT54/74FCT162827AT/BT/CT/ET
FEATURES:
• Common features:
– 0.5 MICRON CMOS Technology
– High-speed, low-power CMOS replacement for
ABT functions
Typical t
SK
(o) (Output Skew) < 250ps
– Low input and output leakage
≤1µA
(max.)
– ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
– Packages include 25 mil pitch SSOP, 19.6 mil pitch
TSSOP, 15.7 mil pitch TVSOP and 25 mil pitch Cerpack
– Extended commercial range of -40°C to +85°C
– V
CC
= 5V
±10%
• Features for FCT16827AT/BT/CT/ET:
– High drive outputs (-32mA I
OH
, 64mA I
OL
)
– Power off disable outputs permit “live insertion”
– Typical V
OLP
(Output Ground Bounce) < 1.0V at
V
CC
= 5V, T
A
= 25°C
• Features for FCT162827AT/BT/CT/ET:
– Balanced Output Drivers:
±24mA
(commercial),
±16mA
(military)
– Reduced system switching noise
– Typical V
OLP
(Output Ground Bounce) < 0.6V at
V
CC
= 5V,T
A
= 25°C
DESCRIPTION:
The FCT16827AT/BT/CT/ET and FCT162827AT/BT/CT/
ET 20-bit buffers are built using advanced dual metal CMOS
technology. These 20-bit bus drivers provide high-perfor-
mance bus interface buffering for wide data/address paths or
busses carrying parity. Two pair of NAND-ed output enable
controls offer maximum control flexibility and are organized to
operate the device as two 10-bit buffers or one 20-bit buffer.
Flow-through organization of signal pins simplifies layout. All
inputs are designed with hysteresis for improved noise mar-
gin.
The FCT16827AT/BT/CT/ET are ideally suited for driving
high capacitance loads and low impedance backplanes. The
output buffers are designed with power off disable capability
to allow "live insertion" of boards when used as backplane
drivers.
The FCT162827AT/BT/CT/ET have balanced output drive
with current limiting resistors. This offers low ground bounce,
minimal undershoot, and controlled output fall times–reducing
the need for external series terminating resistors. The
FCT162827AT/BT/CT/ET are plug-in replacements for the
FCT16827AT/BT/CT/ET and ABT16827 for on-board inter-
face applications.
FUNCTIONAL BLOCK DIAGRAM
1
OE
1
1
OE
2
2
OE
1
2
OE
2
1
A
1
1
Y
1
2
A
1
2
Y
1
TO 9 OTHER CHANNELS
2773 drw 01
TO 9 OTHER CHANNELS
2773 drw 02
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
AUGUST 1996
DSC-2773/7
5.17
1
请教关于6410上DDR内存的问题
我们将6410老开发板上的mobile DDR换成了DDR400(降频使用)的普通DDR,但一直跑步起来 通过跟踪确定是内存的问题。 我试着修改了时间参数、发送的命令,但一直不行,内存读写不正确。用 ......
dujin 嵌入式系统
提高RS-485总线可靠性的几种方法及常见故障处理
提高RS-485总线可靠性的几种方法及常见故障处理 https://download.eeworld.com.cn/detail/tiankai001/23278...
tiankai001 综合技术交流
汇编小问题
求助,汇编小问题 p3.0=启动p3.1=停止p3.2=上限p3.3=下限p1.0=夹具p1.1=进退p1.2=电机启动--输出夹具--延时0。5s--输出电机,进退--下限--延时1s--关进退--上限--关夹具,电 ......
wshrycm 51单片机
arm+linux 驱动的问题
最近在弄一个,arm的最底层驱动,但怎么调,都的不到想要的结果,主要是对硬件i/o的读写还不是怎么的理解,望诸位指点,下面是源代码, 目的是,当数据线上出现D2D1D0=011时,地址线的信号A15---A0=0000 ......
lao3 Linux开发
【再见2021,你好2022】不看制冷机组了,开始洁净空调了
2021年结束了,年初根据工作安排到手术室设备机房值班去了,这一年经过不断摸索总结出总结出自己一套的设备调试方法,满足洁净使用要求,劲量满足一线医护的要求。从初春停暖,用蒸汽补充室内温 ......
DIAG 聊聊、笑笑、闹闹
【低功耗】可编程逻辑阵列减少毛刺的低功耗布线算法
随着集成电路工艺的进步和集成度的提高,功耗成为制约FPGA发展的主要问 题.为此提出一种减少毛刺的FPGA低功耗布线算法.通过修改代价函数,在布线过程中动态地调节信号的路径,使信号到达查找表输 ......
cillyfly FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 198  2733  1070  1821  2240  36  55  20  58  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved