电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT162827CTPV

产品描述FAST CMOS 20-BIT BUFFERS
文件大小78KB,共8页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT162827CTPV概述

FAST CMOS 20-BIT BUFFERS

文档预览

下载PDF文档
FAST CMOS 20-BIT
BUFFERS
Integrated Device Technology, Inc.
IDT54/74FCT16827AT/BT/CT/ET
IDT54/74FCT162827AT/BT/CT/ET
FEATURES:
• Common features:
– 0.5 MICRON CMOS Technology
– High-speed, low-power CMOS replacement for
ABT functions
Typical t
SK
(o) (Output Skew) < 250ps
– Low input and output leakage
≤1µA
(max.)
– ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
– Packages include 25 mil pitch SSOP, 19.6 mil pitch
TSSOP, 15.7 mil pitch TVSOP and 25 mil pitch Cerpack
– Extended commercial range of -40°C to +85°C
– V
CC
= 5V
±10%
• Features for FCT16827AT/BT/CT/ET:
– High drive outputs (-32mA I
OH
, 64mA I
OL
)
– Power off disable outputs permit “live insertion”
– Typical V
OLP
(Output Ground Bounce) < 1.0V at
V
CC
= 5V, T
A
= 25°C
• Features for FCT162827AT/BT/CT/ET:
– Balanced Output Drivers:
±24mA
(commercial),
±16mA
(military)
– Reduced system switching noise
– Typical V
OLP
(Output Ground Bounce) < 0.6V at
V
CC
= 5V,T
A
= 25°C
DESCRIPTION:
The FCT16827AT/BT/CT/ET and FCT162827AT/BT/CT/
ET 20-bit buffers are built using advanced dual metal CMOS
technology. These 20-bit bus drivers provide high-perfor-
mance bus interface buffering for wide data/address paths or
busses carrying parity. Two pair of NAND-ed output enable
controls offer maximum control flexibility and are organized to
operate the device as two 10-bit buffers or one 20-bit buffer.
Flow-through organization of signal pins simplifies layout. All
inputs are designed with hysteresis for improved noise mar-
gin.
The FCT16827AT/BT/CT/ET are ideally suited for driving
high capacitance loads and low impedance backplanes. The
output buffers are designed with power off disable capability
to allow "live insertion" of boards when used as backplane
drivers.
The FCT162827AT/BT/CT/ET have balanced output drive
with current limiting resistors. This offers low ground bounce,
minimal undershoot, and controlled output fall times–reducing
the need for external series terminating resistors. The
FCT162827AT/BT/CT/ET are plug-in replacements for the
FCT16827AT/BT/CT/ET and ABT16827 for on-board inter-
face applications.
FUNCTIONAL BLOCK DIAGRAM
1
OE
1
1
OE
2
2
OE
1
2
OE
2
1
A
1
1
Y
1
2
A
1
2
Y
1
TO 9 OTHER CHANNELS
2773 drw 01
TO 9 OTHER CHANNELS
2773 drw 02
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
AUGUST 1996
DSC-2773/7
5.17
1
Cadence高速电路板设计与仿真:信号与电源完整性分析(第4版)--周润景
信号完整性越来越重要 Cadence有强大的信号仿真的能力 这本书很好地展现了这一切~ ...
LimitlesS PCB设计
万方数据库下载卡400元
本帖最后由 hanskying666 于 2014-10-30 22:42 编辑 有没有筒子需要万方数据库下载卡的,我这有张卡400元,可以便宜出售,或者金币出售,或者给管理员用于坛友下载文档使用,或者如有STM32F3 ......
hanskying666 淘e淘
对于ADC有点不明白
就是ADC引脚输入的问题,这个引脚输入是随便设定的吗。我看了参数手册没发现类似的答案,...
乱起东城 stm32/stm8
出售blackfin技术 BV561EVB_V2 单路DVRIPCamera开发板
1.1 主板硬件标准配置 BF561SKBCZ-5A (17by17) (可为急需的客户提供散片) SDRAM:64M NOR FLASH:16M, SPI FLASH,可跳线选择从2片NOR FLASH任意一片启动或从SPI FLASH启动,可兼作产品量 ......
lhy705 嵌入式系统
请教大侠~~一个入门问题,请别笑话我哦……
由于没有设计过多层板,问题很可笑哦…… 设计4层,中间为电源和地层。在PTOTEL里面的Lay stack manager加了一个电源层,Net Name设置为VCC,这样顶层的元件是不是自动跟电源连接起来了呀?还需 ......
yiyng PCB设计
30章C51学习教程
30章C51学习教程,有兴趣的下...
wuhong26 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2725  555  927  1876  1741  13  43  7  52  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved