电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534AB000199BGR

产品描述LVPECL Output Clock Oscillator, 500MHz Nom, ROHS COMPLIANT, SMD, 8 PIN
产品类别无源元件    振荡器   
文件大小3MB,共43页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

534AB000199BGR概述

LVPECL Output Clock Oscillator, 500MHz Nom, ROHS COMPLIANT, SMD, 8 PIN

534AB000199BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性IT CAN ALSO OPERATE AT 400 MHZ, 390.62500 MHZ AND 362.50000 MHZ
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号534
安装特点SURFACE MOUNT
标称工作频率500 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸177.8mm x 127.0mm x 41.91mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
Si534
Q
U A D
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Four selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Description
The Si534 quad frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si534
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si534 uses one fixed crystal to
provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si534 IC-based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
FS[1]
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS[0]
(CMOS)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si534
嵌入式的前景如何???
哪位大虾能否分析一下现在嵌入式的发展状况和前景如和啊?小弟即将走入社会闯荡,心中甚是茫然啊!...
liuyi17 嵌入式系统
应用于手持终端的嵌入式操作系统的研究与实现
23393...
Uxianzhang DIY/开源硬件专区
经济危机之下怎样生存?
危机来了,恶运来了?更重要的是机会也来了. 政府能解决这次危机吗? 从现在政府政策来看,危机还是要延续下去. 我们看看一浪又一浪的经济新政策.对我们有利的是哪一条呢:L . 喊扩大内需能行 ......
shicong 工作这点儿事
Wearable Medical device
280571 ...
lemonade815 汽车电子
PI算法中 比例系数和积分系数的选取问题。。。(附上PI算法原理PDF)
各位大大 小弟PI算法中 比例系数和积分系数 是怎么确定的。。。。求教~~~~8266482664...
bxtinglove 微控制器 MCU
场效应管的使用注意事项
场效应管的使用注意事项...
fighting 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2080  1902  2548  1417  2636  16  30  51  23  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved