电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT162823ATPAB

产品描述FAST CMOS 18-BIT REGISTER
文件大小100KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT162823ATPAB概述

FAST CMOS 18-BIT REGISTER

文档预览

下载PDF文档
FAST CMOS 18-BIT
REGISTER
Integrated Device Technology, Inc.
IDT54/74FCT16823AT/BT/CT/ET
IDT54/74FCT162823AT/BT/CT/ET
FEATURES:
• Common features:
– 0.5 MICRON CMOS Technology
– High-speed, low-power CMOS replacement for
ABT functions
Typical t
SK
(o) (Output Skew) < 250ps
– Low input and output leakage
≤1µA
(max.)
– ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
– Packages include 25 mil pitch SSOP, 19.6 mil pitch
TSSOP, 15.7 mil pitch TVSOP and 25 mil pitch Cerpack
– Extended commercial range of -40°C to +85°C
– V
CC
= 5V
±10%
• Features for FCT16823AT/BT/CT/ET:
– High drive outputs (-32mA I
OH
, 64mA I
OL
)
– Power off disable outputs permit “live insertion”
– Typical V
OLP
(Output Ground Bounce) < 1.0V at
V
CC
= 5V, T
A
= 25°C
• Features for FCT162823AT/BT/CT/ET:
– Balanced Output Drivers:
±24mA
(commercial),
±16mA
(military)
– Reduced system switching noise
– Typical V
OLP
(Output Ground Bounce) < 0.6V at
V
CC
= 5V,T
A
= 25°C
DESCRIPTION:
The FCT16823AT/BT/CT/ET and FCT162823AT/BT/CT/
ET 18-bit bus interface registers are built using advanced,
dual metal CMOS technology. These high-speed, low-power
registers with clock enable (x
CLKEN
) and clear (x
CLR
) con-
trols are ideal for parity bus interfacing in high-performance
synchronous systems. The control inputs are organized to
operate the device as two 9-bit registers or one 18-bit register.
Flow-through organization of signal pins simplifies layout. All
inputs are designed with hysteresis for improved noise mar-
gin.
The FCT16823AT/BT/CT/ET are ideally suited for driving
high-capacitance loads and low-impedance backplanes. The
output buffers are designed with power off disable capability
to allow "live insertion" of boards when used as backplane
drivers.
The FCT162823AT/BT/CT/ET have balanced output drive
with current limiting resistors. This offers low ground bounce,
minimal undershoot, and controlled output fall times – reduc-
ing the need for external series terminating resistors. The
FCT162823AT/BT/CT/ET are plug-in replacements for the
FCT16823AT/BT/CT/ET and ABT16823 for on-board inter-
face applications.
FUNCTIONAL BLOCK DIAGRAM
1
OE
1
CLR
1
CLK
1
CLKEN
2
OE
2
CLR
2
CLK
2
CLKEN
R
C
D
1
D
1
1
Q
1
2
D
1
R
C
D
2
Q
1
TO 8 OTHER CHANNELS
2772 drw 01
TO 8 OTHER CHANNELS
2772 drw 02
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
AUGUST 1996
DSC-2772/8
5.16
1
做项目时收集的Keeloq资料
有数据手册,KEELOQ的详细介绍及程序范例,编解码工具,在实际项目中已经得到验证,请大家放心使用。...
lovedata 无线连接
如何在IRP_MJ_PNP处理例程内实现对IRP_MP_IOCTL的处理
是这样子的, IRP_MP_IOCTL处理例程已实现对应用程序发来IOCTL的响应。 现在,不需要应用程序,直接在IRP_MJ_PNP为主功能,IRP_MN_START_DEVICE的处理例程中实现,将URB的各个参数填好,由IoBu ......
candela 嵌入式系统
串口数据如何打包啊?
目前需要用到串口,用串口发送和接受数据。但是数据都需要按包发送啊,一个头,一个尾。中间是数据包的内容,数据包的内容还要包括模块地址,长度字,命令字,数据域,校准字等。请问该如何将这 ......
jobezxy 嵌入式系统
ucos的睡眠态是一种什么状态
一直都对任务的睡眠态没有一个准确的理解.书上对任务的睡眠态的描述是这样的:"任务已经被装入内存了,可是并没有准备好运行.只是以代码的形式存在于内存中,在调用创建函数以前,处于睡眠态."俺理 ......
eeshuke 实时操作系统RTOS
【树莓派Pico测评】上电初试
由于我的电脑是win10系统,因此一插上USB就迅速的显示出了一个可移动存储设备,没有出现别的网友说的驱动问题。 板子上要是有颗电源指示LED就好了。 529718 https://www.raspberrypi.o ......
dql2016 创意市集
可怕!使用苹果手机的要注意了!看看下面的事件
本帖最后由 兰博 于 2018-10-8 08:51 编辑 近日,浙江金华的杨女士向媒体讲述自己的遭遇:“平放在桌上的苹果手机正在充电,竟然自动点开了携程APP,浏览起了酒店客房,还订了一间总统套房, ......
兰博 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2709  406  101  2151  2643  40  3  35  57  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved