电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT162511CTPF

产品描述FAST CMOS 16-BIT REGISTERED/LATCHED TRANSCEIVER WITH PARITY
文件大小133KB,共11页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT162511CTPF概述

FAST CMOS 16-BIT REGISTERED/LATCHED TRANSCEIVER WITH PARITY

文档预览

下载PDF文档
Integrated Device Technology, Inc.
FAST CMOS 16-BIT
REGISTERED/LATCHED
TRANSCEIVER WITH PARITY
IDT54/74FCT162511AT/CT
FEATURES:
0.5 MICRON CMOS Technology
Typical tsk(o) (Output Skew) < 250ps, clocked mode
Low input and output leakage
≤1µA
(max)
ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
Packages include 25 mil pitch SSOP, 19.6 mil pitch TSSOP,
15.7 mil pitch TVSOP and 25 mil pitch Cerpack
Extended commercial range of –40°C to +85°C
V
CC
= 5V
±10%
Balanced Output Drivers:
±24mA
(commercial)
±16mA
(military)
Series current limiting resistors
Generate/Check, Check/Check modes
Open drain parity error allows wire-OR
DESCRIPTION:
The FCT162511AT/CT 16-bit registered/latched transceiver
with parity is built using advanced dual metal CMOS technol-
ogy. This high-speed, low-power transceiver combines D-
type latches and D-type flip-flops to allow data flow in transpar-
ent, latched or clocked modes. The device has a parity
generator/cheker in the A-to-B direction and a parity checker
in the B-to-A direction. Error checking is done at the byte level
with separate parity bits for each byte. Separate error flags
exits for each direction with a single error flag indicating an
error for either byte in the A-to-B direction and a second error
flag indicating an error for either byte in the B-to-A direction.
The parity error flags are open drain outputs which can be tied
together and/or tied with flags from other devices to form a
single error flag or interrupt. The parity error flags are enabled
by the
OExx
control pins allowing the designer to disable the
error flag during combinational transitions.
The control pins LEAB, CLKAB and
OEAB
control opera-
tion in the A-to-B direction while LEBA, CLKBA and
OEBA
control the B-to-A direction.
GEN
/CHK is only for the selection
of A-to-B operation, the B-to-A direction is always in checking
mode. The ODD/
EVEN
select is common between the two
directions. Except for the ODD/
EVEN
control, independent
operation can be achieved between the two directions by
using the corresponding control lines.
SIMPLIFIED FUNCTIONAL BLOCK DIAGRAM:
LEAB
CLKAB
Data
16
Parity
GEN/CHK
Byte
Parity
Generator/
Checker
2
Latch/
Register
Parity, data
18
OEAB
B0-15
PB1,2
PERB
(Open Drain)
A0-15
PA1,2
ODD/EVEN
LEBA
CLKBA
Parity, data
18
OEBA
PERA
(Open Drain)
Latch/
Register
Byte
Parity
Checking
Parity, Data
18
2916 drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
AUGUST 1996
DSC–2916/5
5.11
1
求:MN103s仿真器的实现
现在我要做MN103s仿真器的实现的毕业设计了,有没有高手知道相关的内容,给些相关的资料,感觉网上基本找不到相关的东西!谢谢...
milk1038 嵌入式系统
用mini2440做了一个控制LED屏的项目
用mini2440做了一个控制LED的项目,用板子自带的wince5系统,VB编程实现,.NET 2.0 优酷有真相: http://player.youku.com/player.php/sid/XMTE3NzQyMDc2/v.swf...
xyz.eeworld 嵌入式系统
零基础学单片机视频教程——02讲 并行端口仿真实例
零基础学单片机视频教程——02讲 并行端口仿真实例 本讲演示了标准51系列单片机并行I/O端口的使用,程序实现了并行I/O端口的读操作和写操作。其中,演示了一个完整程序的创建,同时还演 ......
jiyu29009 嵌入式系统
pyboardCN V2畅玩 -- pyboardCN 电源拓展板(LM2576)
本帖最后由 zhangyadong300 于 2018-7-5 18:02 编辑 应为需要pyboardCN V2来驱动一个LED组,大概50多颗草帽LED,并且要用12V供电,所以做了一个电源扩展板,可以搭配今天做的无线拓展板原理图 ......
zhangyadong300 MicroPython开源版块
FIFO 没到 alarm 如何接收
我设置一个FIFO 当接收的数据大于FIFO 就用事件的方式通知上层来取数据。但如果 当FIFO接收的数据长度少于aralm 的数据时,如何通知任务来取出数据,不用polling。大家有什么好办法?...
rushi1980 ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2087  1485  695  2207  2313  30  19  48  40  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved